radv: configure tessellation distribution register.
authorDave Airlie <airlied@redhat.com>
Thu, 30 Mar 2017 07:09:22 +0000 (08:09 +0100)
committerDave Airlie <airlied@redhat.com>
Fri, 31 Mar 2017 21:15:45 +0000 (07:15 +1000)
This just takes the radeonsi values.

Reviewed-by: Bas Nieuwenhuizen <bas@basnieuwenhuizen.nl>
Signed-off-by: Dave Airlie <airlied@redhat.com>
src/amd/vulkan/si_cmd_buffer.c

index dbcd8e87a7c3049d4d79e22edae7040efd183edf..bbc953f7a1a3b8532a956c0389953172bab6539b 100644 (file)
@@ -410,16 +410,24 @@ si_emit_config(struct radv_physical_device *physical_device,
        }
 
        if (physical_device->rad_info.chip_class >= VI) {
+               uint32_t vgt_tess_distribution;
                radeon_set_context_reg(cs, R_028424_CB_DCC_CONTROL,
                                       S_028424_OVERWRITE_COMBINER_MRT_SHARING_DISABLE(1) |
                                       S_028424_OVERWRITE_COMBINER_WATERMARK(4));
                radeon_set_context_reg(cs, R_028C58_VGT_VERTEX_REUSE_BLOCK_CNTL, 30);
                radeon_set_context_reg(cs, R_028C5C_VGT_OUT_DEALLOC_CNTL, 32);
+
+               vgt_tess_distribution = S_028B50_ACCUM_ISOLINE(32) |
+                       S_028B50_ACCUM_TRI(11) |
+                       S_028B50_ACCUM_QUAD(11) |
+                       S_028B50_DONUT_SPLIT(16);
+
+               if (physical_device->rad_info.family == CHIP_FIJI ||
+                   physical_device->rad_info.family >= CHIP_POLARIS10)
+                       vgt_tess_distribution |= S_028B50_TRAP_SPLIT(3);
+
                radeon_set_context_reg(cs, R_028B50_VGT_TESS_DISTRIBUTION,
-                                      S_028B50_ACCUM_ISOLINE(32) |
-                                      S_028B50_ACCUM_TRI(11) |
-                                      S_028B50_ACCUM_QUAD(11) |
-                                      S_028B50_DONUT_SPLIT(16));
+                                      vgt_tess_distribution);
        } else {
                radeon_set_context_reg(cs, R_028C58_VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
                radeon_set_context_reg(cs, R_028C5C_VGT_OUT_DEALLOC_CNTL, 16);