projects
/
openpower-isa.git
/ commitdiff
commit
grep
author
committer
pickaxe
?
search:
re
summary
|
shortlog
|
log
|
commit
| commitdiff |
tree
raw
|
patch
| inline |
side by side
(parent:
a0e6146
)
Added english description for lbzu instruction
author
Shriya Sharma
<shriya@redsemiconductor.com>
Tue, 19 Sep 2023 15:40:30 +0000
(16:40 +0100)
committer
Shriya Sharma
<shriya@redsemiconductor.com>
Tue, 19 Sep 2023 15:40:30 +0000
(16:40 +0100)
openpower/isa/fixedload.mdwn
patch
|
blob
|
history
diff --git
a/openpower/isa/fixedload.mdwn
b/openpower/isa/fixedload.mdwn
index 71059cb034bc53f1b0424969bfa59b22fe0b546b..500489b75b30014d57398a3da9e1da65d348f46d 100644
(file)
--- a/
openpower/isa/fixedload.mdwn
+++ b/
openpower/isa/fixedload.mdwn
@@
-76,6
+76,12
@@
Pseudo-code:
RT <- ([0] * (XLEN-8)) || MEM(EA, 1)
RA <- EA
+Description:Let the effective address (EA) be the sum (RA)+ D. The
+byte in storage addressed by EA is loaded into RT 56:63.
+RT0:55 are set to 0.
+EA is placed into register RA.
+If RA=0 or RA=RT, the instruction form is invalid.
+
Special Registers Altered:
None