Fix tests for PR 18500, revisited
authorAlan Modra <amodra@gmail.com>
Thu, 22 Oct 2015 00:28:47 +0000 (10:58 +1030)
committerAlan Modra <amodra@gmail.com>
Thu, 22 Oct 2015 02:19:17 +0000 (12:49 +1030)
Correct commit a846e9c1.

PR gas/18500
* gas/arm/vfpv2-ldr_immediate.d: Use parentheses, not brackets,
to select alternatives.
* gas/arm/vfpv3-ldr_immediate.d: Likewise.
* gas/arm/vfpv3xd-ldr_immediate.d: Likewise.

gas/testsuite/ChangeLog
gas/testsuite/gas/arm/vfpv2-ldr_immediate.d
gas/testsuite/gas/arm/vfpv3-ldr_immediate.d
gas/testsuite/gas/arm/vfpv3xd-ldr_immediate.d

index bcd42ec39e3bb79700f81bf331c01e904dbe6a9c..fd3d479ebed66ce3cb5e725f41235aae033bb409 100644 (file)
@@ -1,3 +1,11 @@
+2015-10-22  Alan Modra  <amodra@gmail.com>
+
+       PR gas/18500
+       * gas/arm/vfpv2-ldr_immediate.d: Use parentheses, not brackets,
+       to select alternatives.
+       * gas/arm/vfpv3-ldr_immediate.d: Likewise.
+       * gas/arm/vfpv3xd-ldr_immediate.d: Likewise.
+
 2015-10-21  Nick Clifton  <nickc@redhat.com>
 
        PR gas/18500
index d82ecfa6e793a4a7699caf5870b75836ee36f2c7..4c0c1dd35ea9814f8e2e4b7a88d75798e5109f29 100644 (file)
@@ -8,43 +8,43 @@ Disassembly of section \.text:
 
 0[0-9a-fx]+ .*ed9f0b00         vldr    d0, \[pc\].*
 0[0-9a-fx]+ .*ed9f0a01         vldr    s0, \[pc, #4\].*
-0[0-9a-fx]+ .*[00000000|3fbe0000]      .*
-0[0-9a-fx]+ .*[3fbe0000|00000000]      .*
+0[0-9a-fx]+ .*(00000000|3fbe0000)      .*
+0[0-9a-fx]+ .*(3fbe0000|00000000)      .*
 0[0-9a-fx]+ .*3df00000         .*
 .*
 0[0-9a-fx]+ .*ed9f0b00         vldr    d0, \[pc\].*
 0[0-9a-fx]+ .*ed9f0a01         vldr    s0, \[pc, #4\].*
-0[0-9a-fx]+ .*[00000000|bfc00000]      .*
-0[0-9a-fx]+ .*[bfc00000|00000000]      .*
+0[0-9a-fx]+ .*(00000000|bfc00000)      .*
+0[0-9a-fx]+ .*(bfc00000|00000000)      .*
 0[0-9a-fx]+ .*be000000         .*
 .*
 0[0-9a-fx]+ .*ed9f0b00         vldr    d0, \[pc\].*
 0[0-9a-fx]+ .*ed9f0a01         vldr    s0, \[pc, #4\].*
-0[0-9a-fx]+ .*[00000000|3fc00000]      .*
-0[0-9a-fx]+ .*[3fc00000|00000000]      .*
+0[0-9a-fx]+ .*(00000000|3fc00000)      .*
+0[0-9a-fx]+ .*(3fc00000|00000000)      .*
 0[0-9a-fx]+ .*3e000000         .*
 .*
 0[0-9a-fx]+ .*ed9f0b00         vldr    d0, \[pc\].*
 0[0-9a-fx]+ .*ed9f0a01         vldr    s0, \[pc, #4\].*
-0[0-9a-fx]+ .*[00000000|3fe08000]      .*
-0[0-9a-fx]+ .*[3fe08000|00000000]      .*
+0[0-9a-fx]+ .*(00000000|3fe08000)      .*
+0[0-9a-fx]+ .*(3fe08000|00000000)      .*
 0[0-9a-fx]+ .*3f040000         .*
 .*
 0[0-9a-fx]+ .*ed9f0b00         vldr    d0, \[pc\].*
 0[0-9a-fx]+ .*ed9f0a01         vldr    s0, \[pc, #4\].*
-0[0-9a-fx]+ .*[00000000|3fef0000]      .*
-0[0-9a-fx]+ .*[3fef0000|00000000]      .*
+0[0-9a-fx]+ .*(00000000|3fef0000)      .*
+0[0-9a-fx]+ .*(3fef0000|00000000)      .*
 0[0-9a-fx]+ .*3f780000         .*
 .*
 0[0-9a-fx]+ .*ed9f0b00         vldr    d0, \[pc\].*
 0[0-9a-fx]+ .*ed9f0a01         vldr    s0, \[pc, #4\].*
-0[0-9a-fx]+ .*[00000000|403f0000]      .*
-0[0-9a-fx]+ .*[403f0000|00000000]      .*
+0[0-9a-fx]+ .*(00000000|403f0000)      .*
+0[0-9a-fx]+ .*(403f0000|00000000)      .*
 0[0-9a-fx]+ .*41f80000         .*
 .*
 0[0-9a-fx]+ .*ed9f0b00         vldr    d0, \[pc\].*
 0[0-9a-fx]+ .*ed9f0a01         vldr    s0, \[pc, #4\].*
-0[0-9a-fx]+ .*[00000000|40400000]      .*
-0[0-9a-fx]+ .*[40400000|00000000]      .*
+0[0-9a-fx]+ .*(00000000|40400000)      .*
+0[0-9a-fx]+ .*(40400000|00000000)      .*
 0[0-9a-fx]+ .*42000000         .*
 #pass
index c7cdc7c4357ffa78f7ab43c59db717c64dcaae8b..e443530414b4f8564fb7b4980463e53c8e719042 100644 (file)
@@ -8,8 +8,8 @@ Disassembly of section \.text:
 
 0[0-9a-fx]+ .*ed9f0b00         vldr    d0, \[pc\].*
 0[0-9a-fx]+ .*ed9f0a01         vldr    s0, \[pc, #4\].*
-0[0-9a-fx]+ .*[00000000|3fbe0000]      .*
-0[0-9a-fx]+ .*[3fbe0000|00000000]      .*
+0[0-9a-fx]+ .*(00000000|3fbe0000)      .*
+0[0-9a-fx]+ .*(3fbe0000|00000000)      .*
 0[0-9a-fx]+ .*3df00000         .*
 .*
 
@@ -19,8 +19,8 @@ Disassembly of section \.text:
 0[0-9a-fx]+ .*eeb40a00         (vmov\.f32|fconsts)     s0, #64.*
 0[0-9a-fx]+ .*ed9f0b00         vldr    d0, \[pc\].*
 0[0-9a-fx]+ .*ed9f0a01         vldr    s0, \[pc, #4\].*
-0[0-9a-fx]+ .*[00000000|3fe08000]      .*
-0[0-9a-fx]+ .*[3fe08000|00000000]      .*
+0[0-9a-fx]+ .*(00000000|3fe08000)      .*
+0[0-9a-fx]+ .*(3fe08000|00000000)      .*
 0[0-9a-fx]+ .*3f040000         .*
 .*
 0[0-9a-fx]+ .*eeb60b0f         (vmov\.f64|fconstd)     d0, #111.*
@@ -29,7 +29,7 @@ Disassembly of section \.text:
 0[0-9a-fx]+ .*eeb30a0f         (vmov\.f32|fconsts)     s0, #63.*
 0[0-9a-fx]+ .*ed9f0b00         vldr    d0, \[pc\].*
 0[0-9a-fx]+ .*ed9f0a01         vldr    s0, \[pc, #4\].*
-0[0-9a-fx]+ .*[00000000|40400000]      .*
-0[0-9a-fx]+ .*[40400000|00000000]      .*
+0[0-9a-fx]+ .*(00000000|40400000)      .*
+0[0-9a-fx]+ .*(40400000|00000000)      .*
 0[0-9a-fx]+ .*42000000         .*
 #pass
index 6755738042b41d9d67400aece863e26ab8d5fda1..64a0eaab242c1be11e02f55223d8598c8799b2d2 100644 (file)
@@ -8,35 +8,35 @@ Disassembly of section \.text:
 
 0[0-9a-fx]+ .*ed9f0b00         vldr    d0, \[pc\].*
 0[0-9a-fx]+ .*ed9f0a01         vldr    s0, \[pc, #4\].*
-0[0-9a-fx]+ .*[00000000|3fbe0000]      .*
-0[0-9a-fx]+ .*[3fbe0000|00000000]      .*
+0[0-9a-fx]+ .*(00000000|3fbe0000)      .*
+0[0-9a-fx]+ .*(3fbe0000|00000000)      .*
 0[0-9a-fx]+ .*3df00000         .*
 .*
 0[0-9a-fx]+ .*ed9f0b00         vldr    d0, \[pc\].*
 0[0-9a-fx]+ .*eebc0a00         (vmov\.f32|fconsts)     s0, #192.*
-0[0-9a-fx]+ .*[00000000|bfc00000]      .*
-0[0-9a-fx]+ .*[bfc00000|00000000]      .*
+0[0-9a-fx]+ .*(00000000|bfc00000)      .*
+0[0-9a-fx]+ .*(bfc00000|00000000)      .*
 0[0-9a-fx]+ .*ed9f0b00         vldr    d0, \[pc\].*
 0[0-9a-fx]+ .*eeb40a00         (vmov\.f32|fconsts)     s0, #64.*
-0[0-9a-fx]+ .*[00000000|3fc00000]      .*
-0[0-9a-fx]+ .*[3fc00000|00000000]      .*
+0[0-9a-fx]+ .*(00000000|3fc00000)      .*
+0[0-9a-fx]+ .*(3fc00000|00000000)      .*
 0[0-9a-fx]+ .*ed9f0b00         vldr    d0, \[pc\].*
 0[0-9a-fx]+ .*ed9f0a01         vldr    s0, \[pc, #4\].*
-0[0-9a-fx]+ .*[00000000|3fe08000]      .*
-0[0-9a-fx]+ .*[3fe08000|00000000]      .*
+0[0-9a-fx]+ .*(00000000|3fe08000)      .*
+0[0-9a-fx]+ .*(3fe08000|00000000)      .*
 0[0-9a-fx]+ .*3f040000         .*
 .*
 0[0-9a-fx]+ .*ed9f0b00         vldr    d0, \[pc\].*
 0[0-9a-fx]+ .*eeb60a0f         (vmov\.f32|fconsts)     s0, #111.*
-0[0-9a-fx]+ .*[00000000|3fef0000]      .*
-0[0-9a-fx]+ .*[3fef0000|00000000]      .*
+0[0-9a-fx]+ .*(00000000|3fef0000)      .*
+0[0-9a-fx]+ .*(3fef0000|00000000)      .*
 0[0-9a-fx]+ .*ed9f0b00         vldr    d0, \[pc\].*
 0[0-9a-fx]+ .*eeb30a0f         (vmov\.f32|fconsts)     s0, #63.*
-0[0-9a-fx]+ .*[00000000|403f0000]      .*
-0[0-9a-fx]+ .*[403f0000|00000000]      .*
+0[0-9a-fx]+ .*(00000000|403f0000)      .*
+0[0-9a-fx]+ .*(403f0000|00000000)      .*
 0[0-9a-fx]+ .*ed9f0b00         vldr    d0, \[pc\].*
 0[0-9a-fx]+ .*ed9f0a01         vldr    s0, \[pc, #4\].*
-0[0-9a-fx]+ .*[00000000|40400000]      .*
-0[0-9a-fx]+ .*[40400000|00000000]      .*
+0[0-9a-fx]+ .*(00000000|40400000)      .*
+0[0-9a-fx]+ .*(40400000|00000000)      .*
 0[0-9a-fx]+ .*42000000         .*
 #pass