stats: updates due to branch predictor warming
authorNilay Vaish <nilay@cs.wisc.edu>
Sun, 16 Feb 2014 17:40:34 +0000 (11:40 -0600)
committerNilay Vaish <nilay@cs.wisc.edu>
Sun, 16 Feb 2014 17:40:34 +0000 (11:40 -0600)
106 files changed:
tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-switcheroo-full/stats.txt
tests/long/fs/10.linux-boot/ref/arm/linux/realview-switcheroo-full/stats.txt
tests/long/fs/10.linux-boot/ref/arm/linux/realview-switcheroo-timing/stats.txt
tests/long/fs/10.linux-boot/ref/x86/linux/pc-simple-timing-ruby-MESI_Two_Level/stats.txt
tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/stats.txt
tests/long/fs/80.solaris-boot/ref/sparc/solaris/t1000-simple-atomic/stats.txt
tests/long/se/10.mcf/ref/arm/linux/simple-atomic/stats.txt
tests/long/se/10.mcf/ref/arm/linux/simple-timing/stats.txt
tests/long/se/10.mcf/ref/sparc/linux/simple-atomic/stats.txt
tests/long/se/10.mcf/ref/sparc/linux/simple-timing/stats.txt
tests/long/se/10.mcf/ref/x86/linux/simple-atomic/stats.txt
tests/long/se/10.mcf/ref/x86/linux/simple-timing/stats.txt
tests/long/se/20.parser/ref/arm/linux/simple-atomic/stats.txt
tests/long/se/20.parser/ref/arm/linux/simple-timing/stats.txt
tests/long/se/20.parser/ref/x86/linux/o3-timing/simout
tests/long/se/20.parser/ref/x86/linux/o3-timing/stats.txt
tests/long/se/20.parser/ref/x86/linux/simple-atomic/stats.txt
tests/long/se/20.parser/ref/x86/linux/simple-timing/stats.txt
tests/long/se/30.eon/ref/alpha/tru64/simple-atomic/stats.txt
tests/long/se/30.eon/ref/alpha/tru64/simple-timing/stats.txt
tests/long/se/30.eon/ref/arm/linux/simple-atomic/stats.txt
tests/long/se/30.eon/ref/arm/linux/simple-timing/stats.txt
tests/long/se/40.perlbmk/ref/alpha/tru64/simple-atomic/stats.txt
tests/long/se/40.perlbmk/ref/alpha/tru64/simple-timing/stats.txt
tests/long/se/40.perlbmk/ref/arm/linux/simple-atomic/stats.txt
tests/long/se/40.perlbmk/ref/arm/linux/simple-timing/stats.txt
tests/long/se/50.vortex/ref/alpha/tru64/simple-atomic/stats.txt
tests/long/se/50.vortex/ref/alpha/tru64/simple-timing/stats.txt
tests/long/se/50.vortex/ref/arm/linux/simple-atomic/stats.txt
tests/long/se/50.vortex/ref/arm/linux/simple-timing/stats.txt
tests/long/se/50.vortex/ref/sparc/linux/simple-atomic/stats.txt
tests/long/se/50.vortex/ref/sparc/linux/simple-timing/stats.txt
tests/long/se/60.bzip2/ref/alpha/tru64/simple-atomic/stats.txt
tests/long/se/60.bzip2/ref/alpha/tru64/simple-timing/stats.txt
tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/stats.txt
tests/long/se/60.bzip2/ref/arm/linux/simple-timing/stats.txt
tests/long/se/60.bzip2/ref/x86/linux/simple-atomic/stats.txt
tests/long/se/60.bzip2/ref/x86/linux/simple-timing/stats.txt
tests/long/se/70.twolf/ref/alpha/tru64/simple-atomic/stats.txt
tests/long/se/70.twolf/ref/alpha/tru64/simple-timing/stats.txt
tests/long/se/70.twolf/ref/arm/linux/simple-atomic/stats.txt
tests/long/se/70.twolf/ref/arm/linux/simple-timing/stats.txt
tests/long/se/70.twolf/ref/sparc/linux/simple-atomic/stats.txt
tests/long/se/70.twolf/ref/sparc/linux/simple-timing/stats.txt
tests/long/se/70.twolf/ref/x86/linux/simple-atomic/stats.txt
tests/long/se/70.twolf/ref/x86/linux/simple-timing/stats.txt
tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic-dual/stats.txt
tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic/stats.txt
tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt
tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/stats.txt
tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/stats.txt
tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt
tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/stats.txt
tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/stats.txt
tests/quick/fs/10.linux-boot/ref/arm/linux/realview-switcheroo-atomic/stats.txt
tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-atomic/stats.txt
tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/stats.txt
tests/quick/fs/80.netperf-stream/ref/alpha/linux/twosys-tsunami-simple-atomic/stats.txt
tests/quick/se/00.hello/ref/alpha/linux/simple-atomic/stats.txt
tests/quick/se/00.hello/ref/alpha/linux/simple-timing-ruby-MESI_Two_Level/stats.txt
tests/quick/se/00.hello/ref/alpha/linux/simple-timing-ruby-MOESI_CMP_directory/stats.txt
tests/quick/se/00.hello/ref/alpha/linux/simple-timing-ruby-MOESI_CMP_token/stats.txt
tests/quick/se/00.hello/ref/alpha/linux/simple-timing-ruby-MOESI_hammer/stats.txt
tests/quick/se/00.hello/ref/alpha/linux/simple-timing-ruby/stats.txt
tests/quick/se/00.hello/ref/alpha/linux/simple-timing/stats.txt
tests/quick/se/00.hello/ref/alpha/tru64/simple-atomic/stats.txt
tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby-MESI_Two_Level/stats.txt
tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby-MOESI_CMP_directory/stats.txt
tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby-MOESI_CMP_token/stats.txt
tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby-MOESI_hammer/stats.txt
tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby/stats.txt
tests/quick/se/00.hello/ref/alpha/tru64/simple-timing/stats.txt
tests/quick/se/00.hello/ref/arm/linux/simple-atomic-dummychecker/stats.txt
tests/quick/se/00.hello/ref/arm/linux/simple-atomic/stats.txt
tests/quick/se/00.hello/ref/arm/linux/simple-timing/stats.txt
tests/quick/se/00.hello/ref/mips/linux/simple-atomic/stats.txt
tests/quick/se/00.hello/ref/mips/linux/simple-timing-ruby/stats.txt
tests/quick/se/00.hello/ref/mips/linux/simple-timing/stats.txt
tests/quick/se/00.hello/ref/power/linux/simple-atomic/stats.txt
tests/quick/se/00.hello/ref/sparc/linux/simple-atomic/config.ini
tests/quick/se/00.hello/ref/sparc/linux/simple-atomic/simout
tests/quick/se/00.hello/ref/sparc/linux/simple-atomic/stats.txt
tests/quick/se/00.hello/ref/sparc/linux/simple-timing-ruby/config.ini
tests/quick/se/00.hello/ref/sparc/linux/simple-timing-ruby/simout
tests/quick/se/00.hello/ref/sparc/linux/simple-timing-ruby/stats.txt
tests/quick/se/00.hello/ref/sparc/linux/simple-timing/config.ini
tests/quick/se/00.hello/ref/sparc/linux/simple-timing/simout
tests/quick/se/00.hello/ref/sparc/linux/simple-timing/stats.txt
tests/quick/se/00.hello/ref/x86/linux/simple-atomic/stats.txt
tests/quick/se/00.hello/ref/x86/linux/simple-timing-ruby/config.ini
tests/quick/se/00.hello/ref/x86/linux/simple-timing-ruby/simout
tests/quick/se/00.hello/ref/x86/linux/simple-timing-ruby/stats.txt
tests/quick/se/00.hello/ref/x86/linux/simple-timing/config.ini
tests/quick/se/00.hello/ref/x86/linux/simple-timing/simout
tests/quick/se/00.hello/ref/x86/linux/simple-timing/stats.txt
tests/quick/se/02.insttest/ref/sparc/linux/simple-atomic/stats.txt
tests/quick/se/02.insttest/ref/sparc/linux/simple-timing/config.ini
tests/quick/se/02.insttest/ref/sparc/linux/simple-timing/stats.txt
tests/quick/se/20.eio-short/ref/alpha/eio/simple-atomic/stats.txt
tests/quick/se/20.eio-short/ref/alpha/eio/simple-timing/stats.txt
tests/quick/se/30.eio-mp/ref/alpha/eio/simple-atomic-mp/stats.txt
tests/quick/se/30.eio-mp/ref/alpha/eio/simple-timing-mp/stats.txt
tests/quick/se/40.m5threads-test-atomic/ref/sparc/linux/simple-atomic-mp/stats.txt
tests/quick/se/40.m5threads-test-atomic/ref/sparc/linux/simple-timing-mp/config.ini
tests/quick/se/40.m5threads-test-atomic/ref/sparc/linux/simple-timing-mp/simout
tests/quick/se/40.m5threads-test-atomic/ref/sparc/linux/simple-timing-mp/stats.txt

index 3ead642aa61c085cc6a2e08a81e10d6c80a08f86..76117c4c224658530a49f042276b44372e0aefdf 100644 (file)
@@ -842,6 +842,7 @@ system.cpu0.num_idle_cycles              904626845.998199
 system.cpu0.num_busy_cycles              23718154.001801                       # Number of busy cycles
 system.cpu0.not_idle_fraction                0.025549                       # Percentage of non-idle cycles
 system.cpu0.idle_fraction                    0.974451                       # Percentage of idle cycles
+system.cpu0.Branches                          5776800                       # Number of branches fetched
 system.cpu0.kern.inst.arm                           0                       # number of arm instructions executed
 system.cpu0.kern.inst.quiesce                    6418                       # number of quiesce instructions executed
 system.cpu0.kern.inst.hwrei                    211383                       # number of hwrei instructions executed
@@ -1474,6 +1475,7 @@ system.cpu1.num_idle_cycles              922131579.439540
 system.cpu1.num_busy_cycles              31485705.560460                       # Number of busy cycles
 system.cpu1.not_idle_fraction                0.033017                       # Percentage of non-idle cycles
 system.cpu1.idle_fraction                    0.966983                       # Percentage of idle cycles
+system.cpu1.Branches                          1300702                       # Number of branches fetched
 system.cpu1.kern.inst.arm                           0                       # number of arm instructions executed
 system.cpu1.kern.inst.quiesce                       0                       # number of quiesce instructions executed
 system.cpu1.kern.inst.hwrei                         0                       # number of hwrei instructions executed
index 6f0228b0e6f22b11da6d2535824883fde6e64925..4ffbe6cb894bad1d08dba50bc01aa03c358f318b 100644 (file)
@@ -1252,6 +1252,7 @@ system.cpu0.num_idle_cycles              111019314.623883
 system.cpu0.num_busy_cycles              2686633.376117                       # Number of busy cycles
 system.cpu0.not_idle_fraction                0.023628                       # Percentage of non-idle cycles
 system.cpu0.idle_fraction                    0.976372                       # Percentage of idle cycles
+system.cpu0.Branches                          5610345                       # Number of branches fetched
 system.cpu0.kern.inst.arm                           0                       # number of arm instructions executed
 system.cpu0.kern.inst.quiesce                   82892                       # number of quiesce instructions executed
 system.cpu0.icache.tags.replacements           891892                       # number of replacements
@@ -1751,6 +1752,7 @@ system.cpu1.num_idle_cycles              545340562.414449
 system.cpu1.num_busy_cycles              36079911.585551                       # Number of busy cycles
 system.cpu1.not_idle_fraction                0.062055                       # Percentage of non-idle cycles
 system.cpu1.idle_fraction                    0.937945                       # Percentage of idle cycles
+system.cpu1.Branches                          1446360                       # Number of branches fetched
 system.cpu1.kern.inst.arm                           0                       # number of arm instructions executed
 system.cpu1.kern.inst.quiesce                       0                       # number of quiesce instructions executed
 system.cpu2.branchPred.lookups                4789734                       # Number of BP lookups
index b41d3a6bf5b347ac56ae2041fd64a337d181282a..e3505e39d0a65964f9ec6144ef2e07d7b7487e3a 100644 (file)
@@ -1183,6 +1183,7 @@ system.cpu0.num_idle_cycles              2288628005.429596
 system.cpu0.num_busy_cycles              339634703.570404                       # Number of busy cycles
 system.cpu0.not_idle_fraction                0.129224                       # Percentage of non-idle cycles
 system.cpu0.idle_fraction                    0.870776                       # Percentage of idle cycles
+system.cpu0.Branches                          5125799                       # Number of branches fetched
 system.cpu0.kern.inst.arm                           0                       # number of arm instructions executed
 system.cpu0.kern.inst.quiesce                   83029                       # number of quiesce instructions executed
 system.cpu0.icache.tags.replacements           856230                       # number of replacements
@@ -1624,6 +1625,7 @@ system.cpu1.num_idle_cycles              2292298207.924829
 system.cpu1.num_busy_cycles              338906906.075172                       # Number of busy cycles
 system.cpu1.not_idle_fraction                0.128803                       # Percentage of non-idle cycles
 system.cpu1.idle_fraction                    0.871197                       # Percentage of idle cycles
+system.cpu1.Branches                          5184020                       # Number of branches fetched
 system.cpu1.kern.inst.arm                           0                       # number of arm instructions executed
 system.cpu1.kern.inst.quiesce                       0                       # number of quiesce instructions executed
 system.iocache.tags.replacements                    0                       # number of replacements
index a38bc5b9826b09927aab78a81318a82fcfd78d59..af77f1bae6356c7d07939e7d282c43fad84aa6f4 100644 (file)
@@ -596,6 +596,7 @@ system.cpu0.num_idle_cycles              10090453891.750097
 system.cpu0.num_busy_cycles              510417579.249904                       # Number of busy cycles
 system.cpu0.not_idle_fraction                0.048149                       # Percentage of non-idle cycles
 system.cpu0.idle_fraction                    0.951851                       # Percentage of idle cycles
+system.cpu0.Branches                         11289261                       # Number of branches fetched
 system.cpu0.kern.inst.arm                           0                       # number of arm instructions executed
 system.cpu0.kern.inst.quiesce                       0                       # number of quiesce instructions executed
 system.cpu1.apic_clk_domain.clock                8000                       # Clock period in ticks
@@ -623,6 +624,7 @@ system.cpu1.num_idle_cycles              10261752317.862694
 system.cpu1.num_busy_cycles              336287219.137307                       # Number of busy cycles
 system.cpu1.not_idle_fraction                0.031731                       # Percentage of non-idle cycles
 system.cpu1.idle_fraction                    0.968269                       # Percentage of idle cycles
+system.cpu1.Branches                         10643857                       # Number of branches fetched
 system.cpu1.kern.inst.arm                           0                       # number of arm instructions executed
 system.cpu1.kern.inst.quiesce                       0                       # number of quiesce instructions executed
 system.ruby.network.routers0.throttle0.link_utilization     0.038081                      
index e29319304df2463de5154e8e9c3ea08a6534d4d9..c3991f43e8c048d49272119b8aa36cea631b1d66 100644 (file)
@@ -1112,6 +1112,7 @@ system.cpu0.num_idle_cycles              1095316733.110107
 system.cpu0.num_busy_cycles              57144334.889893                       # Number of busy cycles
 system.cpu0.not_idle_fraction                0.049585                       # Percentage of non-idle cycles
 system.cpu0.idle_fraction                    0.950415                       # Percentage of idle cycles
+system.cpu0.Branches                         15442715                       # Number of branches fetched
 system.cpu0.kern.inst.arm                           0                       # number of arm instructions executed
 system.cpu0.kern.inst.quiesce                       0                       # number of quiesce instructions executed
 system.cpu0.icache.tags.replacements           857108                       # number of replacements
@@ -1468,6 +1469,7 @@ system.cpu1.num_idle_cycles              2475874291.383945
 system.cpu1.num_busy_cycles              130137034.616055                       # Number of busy cycles
 system.cpu1.not_idle_fraction                0.049937                       # Percentage of non-idle cycles
 system.cpu1.idle_fraction                    0.950063                       # Percentage of idle cycles
+system.cpu1.Branches                          7096172                       # Number of branches fetched
 system.cpu1.kern.inst.arm                           0                       # number of arm instructions executed
 system.cpu1.kern.inst.quiesce                       0                       # number of quiesce instructions executed
 system.cpu2.branchPred.lookups               29049356                       # Number of BP lookups
index feb3348d1fffb92dd31dc24ac483bebd66b11028..e1724881e780264889140877cac54a5cd9d8ee87 100644 (file)
@@ -135,6 +135,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                 2233777513                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                         441057355                       # Number of branches fetched
 system.cpu.kern.inst.arm                            0                       # number of arm instructions executed
 system.cpu.kern.inst.quiesce                        0                       # number of quiesce instructions executed
 
index 0430a3e3fd3d19d7a6aedcbc1f1fcb3a6656fc82..0d20a5545ad02b476121d17a323342f1c51d3184 100644 (file)
@@ -146,5 +146,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                  108481323                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          18732304                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index a1028c3a3173cc83298e40688616b2ecf4d9867d..c88119d29fc8dbb87678acdb705d3db63243b4ba 100644 (file)
@@ -152,6 +152,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                  294271952                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          18732304                       # Number of branches fetched
 system.cpu.icache.tags.replacements                 2                       # number of replacements
 system.cpu.icache.tags.tagsinuse           510.071144                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs           107830172                       # Total number of references to valid blocks.
index c49cf6b747ee70659084bcf9c171f0f00897b882..04e67f50806fdc3903ee228f3f1e081a9f7d1adb 100644 (file)
@@ -64,5 +64,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                  244431648                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          29302884                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index a787dee3c445a961adf90183731b71c0357cce36..5dcd0f89af91cb131ec0cbc15a18bbf5fc417e29 100644 (file)
@@ -68,6 +68,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                  722977060                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          29302884                       # Number of branches fetched
 system.cpu.icache.tags.replacements                25                       # number of replacements
 system.cpu.icache.tags.tagsinuse           725.412977                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs           244420617                       # Total number of references to valid blocks.
index 17feba7fad5a7ddd7540e4ac5d94b403a9732c70..2af726aad3d217a6247fb713ad41c4bea190b593 100644 (file)
@@ -65,5 +65,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                  337900081                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          29309705                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index ba75a74b6ec70df911b99d44216fc2079b7ae6ae..9f0a8c7554526db3707074758826a1aa624d0999 100644 (file)
@@ -81,6 +81,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                  731978130                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          29309705                       # Number of branches fetched
 system.cpu.icache.tags.replacements                24                       # number of replacements
 system.cpu.icache.tags.tagsinuse           665.632508                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs           217695357                       # Total number of references to valid blocks.
index a575cce266ee9445f24054ed3520588da50ac549..d5ef40d1ac4fd4f124bb0eedfdcadcea903f755a 100644 (file)
@@ -146,5 +146,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                  580997935                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                         121548301                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index 8fb3b68196c079aab490ad0959399e52cd6fb1b2..d77119b6aa14ffc41173a9a4045426d66c2d3321 100644 (file)
@@ -160,6 +160,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                 1434732024                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                         121548301                       # Number of branches fetched
 system.cpu.icache.tags.replacements              9788                       # number of replacements
 system.cpu.icache.tags.tagsinuse           982.663229                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs           516599855                       # Total number of references to valid blocks.
index 185610e197d01f63530ae5c8a395b626900d0130..36dc7aeb768f3dcd14ed0a552802b9caf177e28d 100755 (executable)
@@ -1,9 +1,11 @@
+Redirecting stdout to build/X86/tests/opt/long/se/20.parser/x86/linux/o3-timing/simout
+Redirecting stderr to build/X86/tests/opt/long/se/20.parser/x86/linux/o3-timing/simerr
 gem5 Simulator System.  http://gem5.org
 gem5 is copyrighted software; use the --copyright option for details.
 
-gem5 compiled Jan 22 2014 17:10:34
-gem5 started Jan 22 2014 20:22:33
-gem5 executing on u200540-lin
+gem5 compiled Feb 15 2014 16:30:59
+gem5 started Feb 16 2014 01:49:09
+gem5 executing on ribera.cs.wisc.edu
 command line: build/X86/gem5.opt -d build/X86/tests/opt/long/se/20.parser/x86/linux/o3-timing -re tests/run.py build/X86/tests/opt/long/se/20.parser/x86/linux/o3-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
@@ -79,4 +81,4 @@ info: Increasing stack size by one page.
   about 2 million people attended 
   the five best costumes got prizes 
 No errors!
-Exiting @ tick 459105675500 because target called exit()
+Exiting @ tick 459118646000 because target called exit()
index 2e6ae088ecaca12f58e2b8a9465870a958c17c26..7553b77093323c3c173957f841e07d4336b9e8d3 100644 (file)
 
 ---------- Begin Simulation Statistics ----------
-sim_seconds                                  0.459106                       # Number of seconds simulated
-sim_ticks                                459105675500                       # Number of ticks simulated
-final_tick                               459105675500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds                                  0.459119                       # Number of seconds simulated
+sim_ticks                                459118646000                       # Number of ticks simulated
+final_tick                               459118646000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                  97287                       # Simulator instruction rate (inst/s)
-host_op_rate                                   179895                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                               54016738                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 345252                       # Number of bytes of host memory used
-host_seconds                                  8499.32                       # Real time elapsed on the host
+host_inst_rate                                  66655                       # Simulator instruction rate (inst/s)
+host_op_rate                                   123253                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                               37009979                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 397004                       # Number of bytes of host memory used
+host_seconds                                 12405.27                       # Real time elapsed on the host
 sim_insts                                   826877109                       # Number of instructions simulated
 sim_ops                                    1528988701                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
 system.clk_domain.clock                          1000                       # Clock period in ticks
-system.physmem.bytes_read::cpu.inst            202240                       # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data          24471936                       # Number of bytes read from this memory
-system.physmem.bytes_read::total             24674176                       # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst       202240                       # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total          202240                       # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks     18788544                       # Number of bytes written to this memory
-system.physmem.bytes_written::total          18788544                       # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst               3160                       # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data             382374                       # Number of read requests responded to by this memory
-system.physmem.num_reads::total                385534                       # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks          293571                       # Number of write requests responded to by this memory
-system.physmem.num_writes::total               293571                       # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst               440509                       # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data             53303493                       # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total                53744001                       # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst          440509                       # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total             440509                       # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks          40924225                       # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total               40924225                       # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks          40924225                       # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst              440509                       # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data            53303493                       # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total               94668226                       # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs                        385534                       # Number of read requests accepted
-system.physmem.writeReqs                       293571                       # Number of write requests accepted
-system.physmem.readBursts                      385534                       # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts                     293571                       # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM                 24663936                       # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ                     10240                       # Total number of bytes read from write queue
-system.physmem.bytesWritten                  18787328                       # Total number of bytes written to DRAM
-system.physmem.bytesReadSys                  24674176                       # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys               18788544                       # Total written bytes from the system interface side
-system.physmem.servicedByWrQ                      160                       # Number of DRAM read bursts serviced by the write queue
+system.physmem.bytes_read::cpu.inst            202048                       # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data          24472064                       # Number of bytes read from this memory
+system.physmem.bytes_read::total             24674112                       # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst       202048                       # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total          202048                       # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks     18787264                       # Number of bytes written to this memory
+system.physmem.bytes_written::total          18787264                       # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst               3157                       # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data             382376                       # Number of read requests responded to by this memory
+system.physmem.num_reads::total                385533                       # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks          293551                       # Number of write requests responded to by this memory
+system.physmem.num_writes::total               293551                       # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst               440078                       # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data             53302266                       # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total                53742344                       # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst          440078                       # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total             440078                       # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks          40920281                       # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total               40920281                       # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks          40920281                       # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst              440078                       # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data            53302266                       # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total               94662625                       # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs                        385533                       # Number of read requests accepted
+system.physmem.writeReqs                       293551                       # Number of write requests accepted
+system.physmem.readBursts                      385533                       # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts                     293551                       # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM                 24663104                       # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ                     11008                       # Total number of bytes read from write queue
+system.physmem.bytesWritten                  18787008                       # Total number of bytes written to DRAM
+system.physmem.bytesReadSys                  24674112                       # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys               18787264                       # Total written bytes from the system interface side
+system.physmem.servicedByWrQ                      172                       # Number of DRAM read bursts serviced by the write queue
 system.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
-system.physmem.neitherReadNorWriteReqs         133980                       # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0               24056                       # Per bank write bursts
-system.physmem.perBankRdBursts::1               26412                       # Per bank write bursts
-system.physmem.perBankRdBursts::2               24662                       # Per bank write bursts
-system.physmem.perBankRdBursts::3               24490                       # Per bank write bursts
-system.physmem.perBankRdBursts::4               23228                       # Per bank write bursts
-system.physmem.perBankRdBursts::5               23668                       # Per bank write bursts
-system.physmem.perBankRdBursts::6               24406                       # Per bank write bursts
-system.physmem.perBankRdBursts::7               24200                       # Per bank write bursts
-system.physmem.perBankRdBursts::8               23616                       # Per bank write bursts
-system.physmem.perBankRdBursts::9               23822                       # Per bank write bursts
-system.physmem.perBankRdBursts::10              24814                       # Per bank write bursts
+system.physmem.neitherReadNorWriteReqs         134286                       # Number of requests that are neither read nor write
+system.physmem.perBankRdBursts::0               24058                       # Per bank write bursts
+system.physmem.perBankRdBursts::1               26419                       # Per bank write bursts
+system.physmem.perBankRdBursts::2               24669                       # Per bank write bursts
+system.physmem.perBankRdBursts::3               24489                       # Per bank write bursts
+system.physmem.perBankRdBursts::4               23234                       # Per bank write bursts
+system.physmem.perBankRdBursts::5               23657                       # Per bank write bursts
+system.physmem.perBankRdBursts::6               24395                       # Per bank write bursts
+system.physmem.perBankRdBursts::7               24194                       # Per bank write bursts
+system.physmem.perBankRdBursts::8               23609                       # Per bank write bursts
+system.physmem.perBankRdBursts::9               23827                       # Per bank write bursts
+system.physmem.perBankRdBursts::10              24795                       # Per bank write bursts
 system.physmem.perBankRdBursts::11              24049                       # Per bank write bursts
-system.physmem.perBankRdBursts::12              23223                       # Per bank write bursts
-system.physmem.perBankRdBursts::13              22960                       # Per bank write bursts
-system.physmem.perBankRdBursts::14              23777                       # Per bank write bursts
+system.physmem.perBankRdBursts::12              23230                       # Per bank write bursts
+system.physmem.perBankRdBursts::13              22964                       # Per bank write bursts
+system.physmem.perBankRdBursts::14              23781                       # Per bank write bursts
 system.physmem.perBankRdBursts::15              23991                       # Per bank write bursts
-system.physmem.perBankWrBursts::0               18528                       # Per bank write bursts
-system.physmem.perBankWrBursts::1               19813                       # Per bank write bursts
-system.physmem.perBankWrBursts::2               18933                       # Per bank write bursts
-system.physmem.perBankWrBursts::3               18904                       # Per bank write bursts
-system.physmem.perBankWrBursts::4               18032                       # Per bank write bursts
-system.physmem.perBankWrBursts::5               18409                       # Per bank write bursts
-system.physmem.perBankWrBursts::6               18982                       # Per bank write bursts
+system.physmem.perBankWrBursts::0               18530                       # Per bank write bursts
+system.physmem.perBankWrBursts::1               19817                       # Per bank write bursts
+system.physmem.perBankWrBursts::2               18937                       # Per bank write bursts
+system.physmem.perBankWrBursts::3               18901                       # Per bank write bursts
+system.physmem.perBankWrBursts::4               18031                       # Per bank write bursts
+system.physmem.perBankWrBursts::5               18405                       # Per bank write bursts
+system.physmem.perBankWrBursts::6               18977                       # Per bank write bursts
 system.physmem.perBankWrBursts::7               18937                       # Per bank write bursts
-system.physmem.perBankWrBursts::8               18536                       # Per bank write bursts
-system.physmem.perBankWrBursts::9               18110                       # Per bank write bursts
-system.physmem.perBankWrBursts::10              18825                       # Per bank write bursts
-system.physmem.perBankWrBursts::11              17714                       # Per bank write bursts
-system.physmem.perBankWrBursts::12              17347                       # Per bank write bursts
-system.physmem.perBankWrBursts::13              16962                       # Per bank write bursts
-system.physmem.perBankWrBursts::14              17712                       # Per bank write bursts
-system.physmem.perBankWrBursts::15              17808                       # Per bank write bursts
+system.physmem.perBankWrBursts::8               18537                       # Per bank write bursts
+system.physmem.perBankWrBursts::9               18113                       # Per bank write bursts
+system.physmem.perBankWrBursts::10              18820                       # Per bank write bursts
+system.physmem.perBankWrBursts::11              17706                       # Per bank write bursts
+system.physmem.perBankWrBursts::12              17343                       # Per bank write bursts
+system.physmem.perBankWrBursts::13              16958                       # Per bank write bursts
+system.physmem.perBankWrBursts::14              17714                       # Per bank write bursts
+system.physmem.perBankWrBursts::15              17821                       # Per bank write bursts
 system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
 system.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
-system.physmem.totGap                    459105568000                       # Total gap between requests
+system.physmem.totGap                    459118532000                       # Total gap between requests
 system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
 system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
 system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
 system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
 system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
 system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
-system.physmem.readPktSize::6                  385534                       # Read request sizes (log2)
+system.physmem.readPktSize::6                  385533                       # Read request sizes (log2)
 system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
 system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
 system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
 system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
 system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
 system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
-system.physmem.writePktSize::6                 293571                       # Write request sizes (log2)
-system.physmem.rdQLenPdf::0                    380726                       # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1                      4314                       # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2                       297                       # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3                        31                       # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4                         5                       # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5                         1                       # What read queue length does an incoming req see
+system.physmem.writePktSize::6                 293551                       # Write request sizes (log2)
+system.physmem.rdQLenPdf::0                    380740                       # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1                      4302                       # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2                       283                       # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3                        32                       # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4                         4                       # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5                         0                       # What read queue length does an incoming req see
 system.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
 system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
 system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
@@ -130,151 +130,150 @@ system.physmem.rdQLenPdf::29                        0                       # Wh
 system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
 system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
 system.physmem.wrQLenPdf::0                     13202                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::1                     13293                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::2                     13312                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::3                     13323                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::4                     13320                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::5                     13319                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::6                     13374                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::7                     13373                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1                     13291                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2                     13315                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3                     13330                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4                     13327                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5                     13318                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6                     13375                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7                     13367                       # What write queue length does an incoming req see
 system.physmem.wrQLenPdf::8                     13375                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::9                     13406                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::10                    13420                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::11                    13359                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::12                    13363                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::13                    13367                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::14                    13343                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15                    13321                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9                     13396                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10                    13419                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11                    13353                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12                    13357                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13                    13368                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14                    13341                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15                    13319                       # What write queue length does an incoming req see
 system.physmem.wrQLenPdf::16                    13314                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17                    13309                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18                    13330                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19                    13311                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20                    13494                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17                    13315                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18                    13324                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19                    13309                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20                    13490                       # What write queue length does an incoming req see
 system.physmem.wrQLenPdf::21                    13282                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22                       18                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23                       11                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24                        5                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25                        3                       # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26                        6                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22                       17                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23                       12                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24                        6                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25                        4                       # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26                        7                       # What write queue length does an incoming req see
 system.physmem.wrQLenPdf::27                        3                       # What write queue length does an incoming req see
 system.physmem.wrQLenPdf::28                        8                       # What write queue length does an incoming req see
 system.physmem.wrQLenPdf::29                        4                       # What write queue length does an incoming req see
 system.physmem.wrQLenPdf::30                        3                       # What write queue length does an incoming req see
 system.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples       147523                       # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean      294.532839                       # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean     155.815987                       # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev     442.359788                       # Bytes accessed per row activation
-system.physmem.bytesPerActivate::64             63790     43.24%     43.24% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128            27848     18.88%     62.12% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::192            12415      8.42%     70.53% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256             7114      4.82%     75.36% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::320             4845      3.28%     78.64% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384             3608      2.45%     81.09% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::448             2677      1.81%     82.90% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512             2233      1.51%     84.41% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::576             1891      1.28%     85.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640             1571      1.06%     86.76% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::704             1991      1.35%     88.11% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768             1204      0.82%     88.93% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::832             1205      0.82%     89.74% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896             1076      0.73%     90.47% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::960              955      0.65%     91.12% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024             927      0.63%     91.75% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1088            1004      0.68%     92.43% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1152            1138      0.77%     93.20% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1216            1120      0.76%     93.96% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1280             845      0.57%     94.53% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1344             784      0.53%     95.06% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1408            5236      3.55%     98.61% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1472             318      0.22%     98.83% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1536             229      0.16%     98.98% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1600             157      0.11%     99.09% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1664             117      0.08%     99.17% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1728             103      0.07%     99.24% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1792              91      0.06%     99.30% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1856              87      0.06%     99.36% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1920              53      0.04%     99.40% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1984              53      0.04%     99.43% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2048              37      0.03%     99.46% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2112              48      0.03%     99.49% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2176              24      0.02%     99.51% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2240              28      0.02%     99.52% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2304              24      0.02%     99.54% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2368              28      0.02%     99.56% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2432              24      0.02%     99.58% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2496              15      0.01%     99.59% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2560              23      0.02%     99.60% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2624              31      0.02%     99.62% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2688              20      0.01%     99.64% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2752              27      0.02%     99.65% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2816              23      0.02%     99.67% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2880              23      0.02%     99.69% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::samples       147556                       # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean      294.463932                       # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean     155.686360                       # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev     443.719039                       # Bytes accessed per row activation
+system.physmem.bytesPerActivate::64             63845     43.27%     43.27% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128            27907     18.91%     62.18% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::192            12368      8.38%     70.56% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256             7167      4.86%     75.42% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::320             4813      3.26%     78.68% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384             3571      2.42%     81.10% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::448             2697      1.83%     82.93% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512             2226      1.51%     84.44% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::576             1892      1.28%     85.72% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640             1575      1.07%     86.79% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::704             1962      1.33%     88.12% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768             1193      0.81%     88.93% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::832             1191      0.81%     89.73% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896             1073      0.73%     90.46% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::960              940      0.64%     91.10% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024             929      0.63%     91.73% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1088            1014      0.69%     92.41% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1152            1122      0.76%     93.17% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1216            1123      0.76%     93.94% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1280             892      0.60%     94.54% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1344             768      0.52%     95.06% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1408            5249      3.56%     98.62% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1472             304      0.21%     98.82% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1536             220      0.15%     98.97% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1600             176      0.12%     99.09% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1664             127      0.09%     99.18% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1728              88      0.06%     99.24% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1792              94      0.06%     99.30% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1856              86      0.06%     99.36% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1920              56      0.04%     99.40% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1984              55      0.04%     99.44% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2048              48      0.03%     99.47% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2112              43      0.03%     99.50% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2176              26      0.02%     99.51% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2240              35      0.02%     99.54% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2304              32      0.02%     99.56% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2368              24      0.02%     99.58% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2432              27      0.02%     99.59% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2496              18      0.01%     99.61% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2560              18      0.01%     99.62% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2624              24      0.02%     99.64% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2688              20      0.01%     99.65% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2752              23      0.02%     99.66% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2816              17      0.01%     99.68% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2880              18      0.01%     99.69% # Bytes accessed per row activation
 system.physmem.bytesPerActivate::2944              20      0.01%     99.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3008              23      0.02%     99.72% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3072              23      0.02%     99.73% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3136              19      0.01%     99.74% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3200              14      0.01%     99.75% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3264              18      0.01%     99.77% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3328              16      0.01%     99.78% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3392               9      0.01%     99.78% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3456              13      0.01%     99.79% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3520              16      0.01%     99.80% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3584              16      0.01%     99.81% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3648              15      0.01%     99.82% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3712               8      0.01%     99.83% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3776              10      0.01%     99.84% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3840               5      0.00%     99.84% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3904              11      0.01%     99.85% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3968               8      0.01%     99.85% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4032              10      0.01%     99.86% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4096               6      0.00%     99.86% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3008              16      0.01%     99.71% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3072              19      0.01%     99.73% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3136              14      0.01%     99.74% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3200              17      0.01%     99.75% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3264              12      0.01%     99.75% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3328              19      0.01%     99.77% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3392               5      0.00%     99.77% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3456              18      0.01%     99.78% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3520              12      0.01%     99.79% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3584               8      0.01%     99.80% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3648              14      0.01%     99.81% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3712              10      0.01%     99.81% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3776              15      0.01%     99.82% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3840               9      0.01%     99.83% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3904               9      0.01%     99.84% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3968              11      0.01%     99.84% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4032              10      0.01%     99.85% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4096              12      0.01%     99.86% # Bytes accessed per row activation
 system.physmem.bytesPerActivate::4160              14      0.01%     99.87% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4224              17      0.01%     99.88% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4288              34      0.02%     99.91% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4352               3      0.00%     99.91% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4416               7      0.00%     99.91% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4480               2      0.00%     99.91% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4544               6      0.00%     99.92% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4224              20      0.01%     99.88% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4288              31      0.02%     99.90% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4352               4      0.00%     99.90% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4416              10      0.01%     99.91% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4480               3      0.00%     99.91% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4544               5      0.00%     99.92% # Bytes accessed per row activation
 system.physmem.bytesPerActivate::4608               2      0.00%     99.92% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4672               3      0.00%     99.92% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4736               5      0.00%     99.93% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4800               6      0.00%     99.93% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4864               1      0.00%     99.93% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4928               6      0.00%     99.93% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4992               5      0.00%     99.94% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5056               6      0.00%     99.94% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5120               5      0.00%     99.95% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5184               2      0.00%     99.95% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5248               2      0.00%     99.95% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5312               4      0.00%     99.95% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5376               3      0.00%     99.95% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5440               6      0.00%     99.96% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5504               3      0.00%     99.96% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5568               1      0.00%     99.96% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5632               3      0.00%     99.96% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5696               2      0.00%     99.96% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5760               4      0.00%     99.97% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5824               4      0.00%     99.97% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5888               6      0.00%     99.97% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5952               4      0.00%     99.97% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6016               7      0.00%     99.98% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4672               6      0.00%     99.92% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4736               6      0.00%     99.93% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4800               2      0.00%     99.93% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4864               4      0.00%     99.93% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4928               2      0.00%     99.93% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4992               4      0.00%     99.93% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5056               3      0.00%     99.94% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5120               3      0.00%     99.94% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5184               4      0.00%     99.94% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5312               6      0.00%     99.95% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5376               1      0.00%     99.95% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5440               5      0.00%     99.95% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5504               3      0.00%     99.95% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5568               3      0.00%     99.95% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5632               2      0.00%     99.95% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5696               4      0.00%     99.96% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5760               6      0.00%     99.96% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5824               2      0.00%     99.96% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5888               9      0.01%     99.97% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5952               3      0.00%     99.97% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6016              11      0.01%     99.98% # Bytes accessed per row activation
 system.physmem.bytesPerActivate::6080               4      0.00%     99.98% # Bytes accessed per row activation
 system.physmem.bytesPerActivate::6144               1      0.00%     99.98% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6208               2      0.00%     99.98% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6208               3      0.00%     99.98% # Bytes accessed per row activation
 system.physmem.bytesPerActivate::6272              19      0.01%    100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6336               2      0.00%    100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6336               3      0.00%    100.00% # Bytes accessed per row activation
 system.physmem.bytesPerActivate::6528               1      0.00%    100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7104               1      0.00%    100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total         147523                       # Bytes accessed per row activation
-system.physmem.totQLat                     3823508500                       # Total ticks spent queuing
-system.physmem.totMemAccLat               12080026000                       # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat                   1926870000                       # Total ticks spent in databus transfers
-system.physmem.totBankLat                  6329647500                       # Total ticks spent accessing banks
-system.physmem.avgQLat                        9921.55                       # Average queueing delay per DRAM burst
-system.physmem.avgBankLat                    16424.69                       # Average bank access latency per DRAM burst
+system.physmem.bytesPerActivate::7872               1      0.00%    100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total         147556                       # Bytes accessed per row activation
+system.physmem.totQLat                     3828283250                       # Total ticks spent queuing
+system.physmem.totMemAccLat               12084928250                       # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat                   1926805000                       # Total ticks spent in databus transfers
+system.physmem.totBankLat                  6329840000                       # Total ticks spent accessing banks
+system.physmem.avgQLat                        9934.28                       # Average queueing delay per DRAM burst
+system.physmem.avgBankLat                    16425.74                       # Average bank access latency per DRAM burst
 system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat                  31346.24                       # Average memory access latency per DRAM burst
+system.physmem.avgMemAccLat                  31360.02                       # Average memory access latency per DRAM burst
 system.physmem.avgRdBW                          53.72                       # Average DRAM read bandwidth in MiByte/s
 system.physmem.avgWrBW                          40.92                       # Average achieved write bandwidth in MiByte/s
 system.physmem.avgRdBWSys                       53.74                       # Average system read bandwidth in MiByte/s
@@ -284,173 +283,173 @@ system.physmem.busUtil                           0.74                       # Da
 system.physmem.busUtilRead                       0.42                       # Data bus utilization in percentage for reads
 system.physmem.busUtilWrite                      0.32                       # Data bus utilization in percentage for writes
 system.physmem.avgRdQLen                         0.03                       # Average read queue length when enqueuing
-system.physmem.avgWrQLen                         9.75                       # Average write queue length when enqueuing
-system.physmem.readRowHits                     326967                       # Number of row buffer hits during reads
-system.physmem.writeRowHits                    204436                       # Number of row buffer hits during writes
-system.physmem.readRowHitRate                   84.84                       # Row buffer hit rate for reads
-system.physmem.writeRowHitRate                  69.64                       # Row buffer hit rate for writes
-system.physmem.avgGap                       676045.04                       # Average gap between requests
+system.physmem.avgWrQLen                         9.64                       # Average write queue length when enqueuing
+system.physmem.readRowHits                     326971                       # Number of row buffer hits during reads
+system.physmem.writeRowHits                    204381                       # Number of row buffer hits during writes
+system.physmem.readRowHitRate                   84.85                       # Row buffer hit rate for reads
+system.physmem.writeRowHitRate                  69.62                       # Row buffer hit rate for writes
+system.physmem.avgGap                       676085.04                       # Average gap between requests
 system.physmem.pageHitRate                      78.27                       # Row buffer hit rate, read and write combined
-system.physmem.prechargeAllPercent               5.78                       # Percentage of time for which DRAM has all the banks in precharge state
-system.membus.throughput                     94668226                       # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq              178706                       # Transaction distribution
-system.membus.trans_dist::ReadResp             178706                       # Transaction distribution
-system.membus.trans_dist::Writeback            293571                       # Transaction distribution
-system.membus.trans_dist::UpgradeReq           133980                       # Transaction distribution
-system.membus.trans_dist::UpgradeResp          133980                       # Transaction distribution
-system.membus.trans_dist::ReadExReq            206828                       # Transaction distribution
-system.membus.trans_dist::ReadExResp           206828                       # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port      1332599                       # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.cpu.l2cache.mem_side::total      1332599                       # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total                1332599                       # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port     43462720                       # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total     43462720                       # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total            43462720                       # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus               43462720                       # Total data (bytes)
+system.physmem.prechargeAllPercent               5.79                       # Percentage of time for which DRAM has all the banks in precharge state
+system.membus.throughput                     94662625                       # Throughput (bytes/s)
+system.membus.trans_dist::ReadReq              178699                       # Transaction distribution
+system.membus.trans_dist::ReadResp             178699                       # Transaction distribution
+system.membus.trans_dist::Writeback            293551                       # Transaction distribution
+system.membus.trans_dist::UpgradeReq           134286                       # Transaction distribution
+system.membus.trans_dist::UpgradeResp          134286                       # Transaction distribution
+system.membus.trans_dist::ReadExReq            206834                       # Transaction distribution
+system.membus.trans_dist::ReadExResp           206834                       # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port      1333189                       # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::total      1333189                       # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total                1333189                       # Packet count per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port     43461376                       # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total     43461376                       # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size::total            43461376                       # Cumulative packet size per connected master and slave (bytes)
+system.membus.data_through_bus               43461376                       # Total data (bytes)
 system.membus.snoop_data_through_bus                0                       # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy          3389205500                       # Layer occupancy (ticks)
+system.membus.reqLayer0.occupancy          3389612000                       # Layer occupancy (ticks)
 system.membus.reqLayer0.utilization               0.7                       # Layer utilization (%)
-system.membus.respLayer1.occupancy         3898787780                       # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy         3899599974                       # Layer occupancy (ticks)
 system.membus.respLayer1.utilization              0.8                       # Layer utilization (%)
 system.cpu_clk_domain.clock                       500                       # Clock period in ticks
-system.cpu.branchPred.lookups               205604659                       # Number of BP lookups
-system.cpu.branchPred.condPredicted         205604659                       # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect           9906655                       # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups            117175952                       # Number of BTB lookups
-system.cpu.branchPred.BTBHits               114700451                       # Number of BTB hits
+system.cpu.branchPred.lookups               205593718                       # Number of BP lookups
+system.cpu.branchPred.condPredicted         205593718                       # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect           9903647                       # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups            117157105                       # Number of BTB lookups
+system.cpu.branchPred.BTBHits               114691543                       # Number of BTB hits
 system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct             97.887364                       # BTB Hit Percentage
-system.cpu.branchPred.usedRAS                25061463                       # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect            1805826                       # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct             97.895508                       # BTB Hit Percentage
+system.cpu.branchPred.usedRAS                25059747                       # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect            1804675                       # Number of incorrect RAS predictions.
 system.cpu.apic_clk_domain.clock                 8000                       # Clock period in ticks
 system.cpu.workload.num_syscalls                  551                       # Number of system calls
-system.cpu.numCycles                        918372988                       # number of cpu cycles simulated
+system.cpu.numCycles                        918398587                       # number of cpu cycles simulated
 system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
 system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles          167405307                       # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts                     1131731622                       # Number of instructions fetch has processed
-system.cpu.fetch.Branches                   205604659                       # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches          139761914                       # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles                     352276692                       # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles                71095438                       # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles              305025706                       # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles                47339                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles        248116                       # Number of stall cycles due to pending traps
+system.cpu.fetch.icacheStallCycles          167393029                       # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts                     1131661435                       # Number of instructions fetch has processed
+system.cpu.fetch.Branches                   205593718                       # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches          139751290                       # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles                     352253008                       # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles                71076779                       # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles              305103735                       # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles                48807                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles        255424                       # Number of stall cycles due to pending traps
 system.cpu.fetch.IcacheWaitRetryStallCycles           42                       # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines                 162029256                       # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes               2531741                       # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples          885941657                       # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean              2.376715                       # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev             3.323883                       # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.CacheLines                 162015300                       # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes               2531137                       # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples          885975121                       # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean              2.376486                       # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev             3.323818                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0                537736172     60.70%     60.70% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1                 23397075      2.64%     63.34% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2                 25259789      2.85%     66.19% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3                 27891024      3.15%     69.34% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4                 17747651      2.00%     71.34% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5                 22912562      2.59%     73.93% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6                 29424314      3.32%     77.25% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7                 26642726      3.01%     80.25% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8                174930344     19.75%    100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0                537792455     60.70%     60.70% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1                 23395629      2.64%     63.34% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2                 25258320      2.85%     66.19% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3                 27887801      3.15%     69.34% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4                 17745441      2.00%     71.34% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5                 22910084      2.59%     73.93% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6                 29420868      3.32%     77.25% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7                 26641357      3.01%     80.26% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8                174923166     19.74%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total            885941657                       # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate                  0.223879                       # Number of branch fetches per cycle
-system.cpu.fetch.rate                        1.232322                       # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles                222573687                       # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles             260132185                       # Number of cycles decode is blocked
-system.cpu.decode.RunCycles                 295357990                       # Number of cycles decode is running
-system.cpu.decode.UnblockCycles              46939340                       # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles               60938455                       # Number of cycles decode is squashing
-system.cpu.decode.DecodedInsts             2071381091                       # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts                     5                       # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles               60938455                       # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles                256079146                       # Number of cycles rename is idle
-system.cpu.rename.BlockCycles               115670707                       # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles          18358                       # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles                 306659021                       # Number of cycles rename is running
-system.cpu.rename.UnblockCycles             146575970                       # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts             2035220367                       # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents                 19921                       # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents               24919931                       # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents             106353414                       # Number of times rename has blocked due to LSQ full
-system.cpu.rename.RenamedOperands          2138170371                       # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups            5150798156                       # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups       3273538468                       # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups             41295                       # Number of floating rename lookups
+system.cpu.fetch.rateDist::total            885975121                       # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate                  0.223861                       # Number of branch fetches per cycle
+system.cpu.fetch.rate                        1.232212                       # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles                222542151                       # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles             260234378                       # Number of cycles decode is blocked
+system.cpu.decode.RunCycles                 295346908                       # Number of cycles decode is running
+system.cpu.decode.UnblockCycles              46930608                       # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles               60921076                       # Number of cycles decode is squashing
+system.cpu.decode.DecodedInsts             2071264981                       # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts                     1                       # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles               60921076                       # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles                256051169                       # Number of cycles rename is idle
+system.cpu.rename.BlockCycles               115707666                       # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles          18212                       # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles                 306637897                       # Number of cycles rename is running
+system.cpu.rename.UnblockCycles             146639101                       # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts             2035099231                       # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents                 19841                       # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents               24966361                       # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents             106369922                       # Number of times rename has blocked due to LSQ full
+system.cpu.rename.RenamedOperands          2138037437                       # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups            5150524594                       # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups       3273371991                       # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups             41733                       # Number of floating rename lookups
 system.cpu.rename.CommittedMaps            1614040854                       # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps                524129517                       # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts               1246                       # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts           1179                       # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts                 346542949                       # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads            495881862                       # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores           194416479                       # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads         195473768                       # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores         54732552                       # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded                 1975446731                       # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded               13521                       # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued                1772053501                       # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued            482535                       # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined       441556981                       # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined    735252947                       # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved          12969                       # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples     885941657                       # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean         2.000192                       # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev        1.883038                       # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps                523996583                       # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts               1255                       # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts           1189                       # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts                 346554163                       # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads            495859665                       # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores           194411587                       # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads         195293101                       # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores         54696349                       # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded                 1975355646                       # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded               13955                       # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued                1772015968                       # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued            483793                       # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined       441457587                       # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined    735091170                       # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved          13403                       # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples     885975121                       # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean         2.000074                       # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev        1.882925                       # Number of insts issued each cycle
 system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0           269231258     30.39%     30.39% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1           151900240     17.15%     47.53% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2           137366514     15.51%     63.04% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3           131748871     14.87%     77.91% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4            91701810     10.35%     88.26% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5            55961984      6.32%     94.58% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6            34425337      3.89%     98.46% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7            11840706      1.34%     99.80% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8             1764937      0.20%    100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0           269258289     30.39%     30.39% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1           151881714     17.14%     47.53% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2           137407528     15.51%     63.04% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3           131753954     14.87%     77.91% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4            91677002     10.35%     88.26% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5            55986071      6.32%     94.58% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6            34414851      3.88%     98.47% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7            11835829      1.34%     99.80% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8             1759883      0.20%    100.00% # Number of insts issued each cycle
 system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
 system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
 system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total       885941657                       # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total       885975121                       # Number of insts issued each cycle
 system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu                 4931859     32.39%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult                      0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv                       0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd                     0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp                     0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt                     0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult                    0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv                     0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt                    0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd                      0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu                      0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp                      0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt                      0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc                     0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult                     0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift                    0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt                     0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult                0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     32.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead                7680982     50.45%     82.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite               2612006     17.16%    100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu                 4932504     32.46%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult                      0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv                       0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd                     0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp                     0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt                     0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult                    0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv                     0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt                    0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd                      0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu                      0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp                      0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt                      0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc                     0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult                     0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift                    0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt                     0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult                0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     32.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead                7653540     50.37%     82.83% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite               2609071     17.17%    100.00% # attempts to use FU when none available
 system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
 system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
-system.cpu.iq.FU_type_0::No_OpClass           2622482      0.15%      0.15% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu            1165712605     65.78%     65.93% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult               353084      0.02%     65.95% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv               3880807      0.22%     66.17% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd                   5      0.00%     66.17% # Type of FU issued
+system.cpu.iq.FU_type_0::No_OpClass           2623104      0.15%      0.15% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu            1165669250     65.78%     65.93% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult               353281      0.02%     65.95% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv               3880805      0.22%     66.17% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd                  50      0.00%     66.17% # Type of FU issued
 system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     66.17% # Type of FU issued
 system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     66.17% # Type of FU issued
 system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     66.17% # Type of FU issued
@@ -476,84 +475,84 @@ system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     66.17% # Ty
 system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     66.17% # Type of FU issued
 system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     66.17% # Type of FU issued
 system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     66.17% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead            429261253     24.22%     90.39% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite           170223265      9.61%    100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead            429265174     24.22%     90.39% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite           170224304      9.61%    100.00% # Type of FU issued
 system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
 system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total             1772053501                       # Type of FU issued
-system.cpu.iq.rate                           1.929558                       # Inst issue rate
-system.cpu.iq.fu_busy_cnt                    15224847                       # FU busy when requested
-system.cpu.iq.fu_busy_rate                   0.008592                       # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads         4445741046                       # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes        2417220510                       # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses   1744818779                       # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads               14995                       # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes              52000                       # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses         3560                       # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses             1784648801                       # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses                    7065                       # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads        172668148                       # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total             1772015968                       # Type of FU issued
+system.cpu.iq.rate                           1.929463                       # Inst issue rate
+system.cpu.iq.fu_busy_cnt                    15195115                       # FU busy when requested
+system.cpu.iq.fu_busy_rate                   0.008575                       # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads         4445670799                       # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes        2417030484                       # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses   1744778187                       # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads               15166                       # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes              51932                       # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses         3516                       # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses             1784580890                       # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses                    7089                       # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads        172585161                       # Number of loads that had data forwarded from stores
 system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads    111780722                       # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses       387016                       # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation       326982                       # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores     45256293                       # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads    111758592                       # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses       386790                       # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation       327293                       # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores     45251401                       # Number of stores squashed
 system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
 system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads        15018                       # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked           570                       # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads        14735                       # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked           596                       # Number of times an access to memory failed due to the cache being blocked
 system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles               60938455                       # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles                67998417                       # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles               7163340                       # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts          1975460252                       # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts            795198                       # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts             495882879                       # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts            194416479                       # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts               3400                       # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents                4461902                       # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents                 83950                       # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents         326982                       # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect        5904539                       # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect      4423611                       # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts             10328150                       # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts            1752928715                       # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts             424128579                       # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts          19124786                       # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles               60921076                       # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles                68026001                       # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles               7165661                       # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts          1975369601                       # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts            781836                       # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts             495860749                       # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts            194411587                       # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts               3446                       # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents                4462926                       # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents                 83952                       # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents         327293                       # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect        5902213                       # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect      4423139                       # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts             10325352                       # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts            1752891418                       # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts             424133385                       # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts          19124550                       # Number of squashed instructions skipped in execute
 system.cpu.iew.exec_swp                             0                       # number of swp insts executed
 system.cpu.iew.exec_nop                             0                       # number of nop insts executed
-system.cpu.iew.exec_refs                    590915769                       # number of memory reference insts executed
-system.cpu.iew.exec_branches                167467646                       # Number of branches executed
-system.cpu.iew.exec_stores                  166787190                       # Number of stores executed
-system.cpu.iew.exec_rate                     1.908733                       # Inst execution rate
-system.cpu.iew.wb_sent                     1749675549                       # cumulative count of insts sent to commit
-system.cpu.iew.wb_count                    1744822339                       # cumulative count of insts written-back
-system.cpu.iew.wb_producers                1324948168                       # num instructions producing a value
-system.cpu.iew.wb_consumers                1945614075                       # num instructions consuming a value
+system.cpu.iew.exec_refs                    590919865                       # number of memory reference insts executed
+system.cpu.iew.exec_branches                167459905                       # Number of branches executed
+system.cpu.iew.exec_stores                  166786480                       # Number of stores executed
+system.cpu.iew.exec_rate                     1.908639                       # Inst execution rate
+system.cpu.iew.wb_sent                     1749637243                       # cumulative count of insts sent to commit
+system.cpu.iew.wb_count                    1744781703                       # cumulative count of insts written-back
+system.cpu.iew.wb_producers                1324895228                       # num instructions producing a value
+system.cpu.iew.wb_consumers                1945542332                       # num instructions consuming a value
 system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate                       1.899906                       # insts written-back per cycle
-system.cpu.iew.wb_fanout                     0.680992                       # average fanout of values written-back
+system.cpu.iew.wb_rate                       1.899809                       # insts written-back per cycle
+system.cpu.iew.wb_fanout                     0.680990                       # average fanout of values written-back
 system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts       446501460                       # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts       446410033                       # The number of squashed insts skipped by commit
 system.cpu.commit.commitNonSpecStalls             552                       # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts           9934679                       # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples    825003202                       # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean     1.853312                       # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev     2.435859                       # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts           9933076                       # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples    825054045                       # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean     1.853198                       # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev     2.435700                       # Number of insts commited each cycle
 system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0    333018307     40.37%     40.37% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1    193164035     23.41%     63.78% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2     63275385      7.67%     71.45% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3     92552193     11.22%     82.67% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4     24927805      3.02%     85.69% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5     27507260      3.33%     89.02% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6      9364368      1.14%     90.16% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7     11367203      1.38%     91.54% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8     69826646      8.46%    100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0    333030107     40.36%     40.36% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1    193187610     23.42%     63.78% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2     63292581      7.67%     71.45% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3     92556987     11.22%     82.67% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4     24936073      3.02%     85.69% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5     27503514      3.33%     89.03% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6      9360719      1.13%     90.16% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7     11372840      1.38%     91.54% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8     69813614      8.46%    100.00% # Number of insts commited each cycle
 system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
 system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
 system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total    825003202                       # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total    825054045                       # Number of insts commited each cycle
 system.cpu.commit.committedInsts            826877109                       # Number of instructions committed
 system.cpu.commit.committedOps             1528988701                       # Number of ops (including micro ops) committed
 system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
@@ -564,245 +563,245 @@ system.cpu.commit.branches                  149758583                       # Nu
 system.cpu.commit.fp_insts                          0                       # Number of committed floating point instructions.
 system.cpu.commit.int_insts                1526605509                       # Number of committed integer instructions.
 system.cpu.commit.function_calls             17673145                       # Number of function calls committed.
-system.cpu.commit.bw_lim_events              69826646                       # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events              69813614                       # number cycles where commit BW limit reached
 system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads                   2730666717                       # The number of ROB reads
-system.cpu.rob.rob_writes                  4012080782                       # The number of ROB writes
-system.cpu.timesIdled                         3354849                       # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles                        32431331                       # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads                   2730639165                       # The number of ROB reads
+system.cpu.rob.rob_writes                  4011880242                       # The number of ROB writes
+system.cpu.timesIdled                         3355901                       # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles                        32423466                       # Total number of cycles that the CPU has spent unscheduled due to idling
 system.cpu.committedInsts                   826877109                       # Number of Instructions Simulated
 system.cpu.committedOps                    1528988701                       # Number of Ops (including micro ops) Simulated
 system.cpu.committedInsts_total             826877109                       # Number of Instructions Simulated
-system.cpu.cpi                               1.110652                       # CPI: Cycles Per Instruction
-system.cpu.cpi_total                         1.110652                       # CPI: Total CPI of All Threads
-system.cpu.ipc                               0.900372                       # IPC: Instructions Per Cycle
-system.cpu.ipc_total                         0.900372                       # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads               2716202384                       # number of integer regfile reads
-system.cpu.int_regfile_writes              1420402354                       # number of integer regfile writes
-system.cpu.fp_regfile_reads                      3547                       # number of floating regfile reads
-system.cpu.fp_regfile_writes                       23                       # number of floating regfile writes
-system.cpu.cc_regfile_reads                 597198676                       # number of cc regfile reads
-system.cpu.cc_regfile_writes                405403172                       # number of cc regfile writes
-system.cpu.misc_regfile_reads               964659775                       # number of misc regfile reads
+system.cpu.cpi                               1.110683                       # CPI: Cycles Per Instruction
+system.cpu.cpi_total                         1.110683                       # CPI: Total CPI of All Threads
+system.cpu.ipc                               0.900347                       # IPC: Instructions Per Cycle
+system.cpu.ipc_total                         0.900347                       # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads               2716194969                       # number of integer regfile reads
+system.cpu.int_regfile_writes              1420370160                       # number of integer regfile writes
+system.cpu.fp_regfile_reads                      3538                       # number of floating regfile reads
+system.cpu.fp_regfile_writes                       76                       # number of floating regfile writes
+system.cpu.cc_regfile_reads                 597194910                       # number of cc regfile reads
+system.cpu.cc_regfile_writes                405402169                       # number of cc regfile writes
+system.cpu.misc_regfile_reads               964642327                       # number of misc regfile reads
 system.cpu.misc_regfile_writes                      1                       # number of misc regfile writes
-system.cpu.toL2Bus.throughput               697995780                       # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq        1904573                       # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp       1904572                       # Transaction distribution
+system.cpu.toL2Bus.throughput               698022201                       # Throughput (bytes/s)
+system.cpu.toL2Bus.trans_dist::ReadReq        1904986                       # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp       1904985                       # Transaction distribution
 system.cpu.toL2Bus.trans_dist::Writeback      2330749                       # Transaction distribution
-system.cpu.toL2Bus.trans_dist::UpgradeReq       135378                       # Transaction distribution
-system.cpu.toL2Bus.trans_dist::UpgradeResp       135378                       # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq       771770                       # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp       771770                       # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side       149099                       # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side      7669617                       # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total           7818716                       # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side       435968                       # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side    311347520                       # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total      311783488                       # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus         311783488                       # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus      8670336                       # Total snoop data (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy     4905098758                       # Layer occupancy (ticks)
+system.cpu.toL2Bus.trans_dist::UpgradeReq       135709                       # Transaction distribution
+system.cpu.toL2Bus.trans_dist::UpgradeResp       135709                       # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq       771688                       # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp       771688                       # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side       149463                       # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side      7670245                       # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total           7819708                       # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side       436992                       # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side    311346432                       # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size::total      311783424                       # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.data_through_bus         311783424                       # Total data (bytes)
+system.cpu.toL2Bus.snoop_data_through_bus      8691584                       # Total snoop data (bytes)
+system.cpu.toL2Bus.reqLayer0.occupancy     4905579957                       # Layer occupancy (ticks)
 system.cpu.toL2Bus.reqLayer0.utilization          1.1                       # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy     213898487                       # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy     214416742                       # Layer occupancy (ticks)
 system.cpu.toL2Bus.respLayer0.utilization          0.0                       # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy    3952694158                       # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy    3952860716                       # Layer occupancy (ticks)
 system.cpu.toL2Bus.respLayer1.utilization          0.9                       # Layer utilization (%)
-system.cpu.icache.tags.replacements              5304                       # number of replacements
-system.cpu.icache.tags.tagsinuse          1036.579952                       # Cycle average of tags in use
-system.cpu.icache.tags.total_refs           161882998                       # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs              6874                       # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs          23550.043352                       # Average number of references to valid blocks.
+system.cpu.icache.tags.replacements              5299                       # number of replacements
+system.cpu.icache.tags.tagsinuse          1035.961197                       # Cycle average of tags in use
+system.cpu.icache.tags.total_refs           161868793                       # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs              6888                       # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs          23500.115128                       # Average number of references to valid blocks.
 system.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst  1036.579952                       # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst     0.506143                       # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total     0.506143                       # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_task_id_blocks::1024         1570                       # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0           62                       # Occupied blocks per task id
+system.cpu.icache.tags.occ_blocks::cpu.inst  1035.961197                       # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst     0.505840                       # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total     0.505840                       # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024         1589                       # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0           58                       # Occupied blocks per task id
 system.cpu.icache.tags.age_task_id_blocks_1024::1            5                       # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::2           44                       # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::3          248                       # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::4         1211                       # Occupied blocks per task id
-system.cpu.icache.tags.occ_task_id_percent::1024     0.766602                       # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses         324200798                       # Number of tag accesses
-system.cpu.icache.tags.data_accesses        324200798                       # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst    161884991                       # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total       161884991                       # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst     161884991                       # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total        161884991                       # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst    161884991                       # number of overall hits
-system.cpu.icache.overall_hits::total       161884991                       # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst       144265                       # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total        144265                       # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst       144265                       # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total         144265                       # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst       144265                       # number of overall misses
-system.cpu.icache.overall_misses::total        144265                       # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst    939571727                       # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total    939571727                       # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst    939571727                       # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total    939571727                       # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst    939571727                       # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total    939571727                       # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst    162029256                       # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total    162029256                       # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst    162029256                       # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total    162029256                       # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst    162029256                       # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total    162029256                       # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.000890                       # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total     0.000890                       # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst     0.000890                       # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total     0.000890                       # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst     0.000890                       # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total     0.000890                       # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst  6512.818265                       # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total  6512.818265                       # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst  6512.818265                       # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total  6512.818265                       # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst  6512.818265                       # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total  6512.818265                       # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs          329                       # number of cycles access was blocked
+system.cpu.icache.tags.age_task_id_blocks_1024::2           43                       # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::3          245                       # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4         1238                       # Occupied blocks per task id
+system.cpu.icache.tags.occ_task_id_percent::1024     0.775879                       # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses         324173234                       # Number of tag accesses
+system.cpu.icache.tags.data_accesses        324173234                       # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst    161870665                       # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total       161870665                       # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst     161870665                       # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total        161870665                       # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst    161870665                       # number of overall hits
+system.cpu.icache.overall_hits::total       161870665                       # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst       144635                       # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total        144635                       # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst       144635                       # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total         144635                       # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst       144635                       # number of overall misses
+system.cpu.icache.overall_misses::total        144635                       # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst    939845985                       # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total    939845985                       # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst    939845985                       # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total    939845985                       # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst    939845985                       # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total    939845985                       # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst    162015300                       # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total    162015300                       # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst    162015300                       # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total    162015300                       # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst    162015300                       # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total    162015300                       # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.000893                       # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total     0.000893                       # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst     0.000893                       # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total     0.000893                       # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst     0.000893                       # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total     0.000893                       # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst  6498.053618                       # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total  6498.053618                       # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst  6498.053618                       # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total  6498.053618                       # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst  6498.053618                       # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total  6498.053618                       # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs          251                       # number of cycles access was blocked
 system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs                 8                       # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs                 6                       # number of cycles access was blocked
 system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs    41.125000                       # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs    41.833333                       # average number of cycles each access was blocked
 system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
 system.cpu.icache.fast_writes                       0                       # number of fast writes performed
 system.cpu.icache.cache_copies                      0                       # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst         1978                       # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total         1978                       # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst         1978                       # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total         1978                       # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst         1978                       # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total         1978                       # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst       142287                       # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total       142287                       # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst       142287                       # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total       142287                       # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst       142287                       # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total       142287                       # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst    558890013                       # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total    558890013                       # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst    558890013                       # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total    558890013                       # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst    558890013                       # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total    558890013                       # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.000878                       # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total     0.000878                       # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.000878                       # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total     0.000878                       # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.000878                       # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total     0.000878                       # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst  3927.906365                       # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total  3927.906365                       # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst  3927.906365                       # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total  3927.906365                       # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst  3927.906365                       # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total  3927.906365                       # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst         2000                       # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total         2000                       # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst         2000                       # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total         2000                       # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst         2000                       # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total         2000                       # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst       142635                       # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total       142635                       # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst       142635                       # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total       142635                       # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst       142635                       # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total       142635                       # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst    558603007                       # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total    558603007                       # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst    558603007                       # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total    558603007                       # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst    558603007                       # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total    558603007                       # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.000880                       # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total     0.000880                       # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.000880                       # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total     0.000880                       # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.000880                       # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total     0.000880                       # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst  3916.310912                       # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total  3916.310912                       # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst  3916.310912                       # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total  3916.310912                       # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst  3916.310912                       # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total  3916.310912                       # average overall mshr miss latency
 system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
-system.cpu.l2cache.tags.replacements           352852                       # number of replacements
-system.cpu.l2cache.tags.tagsinuse        29667.815296                       # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs            3696724                       # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs           385211                       # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs             9.596621                       # Average number of references to valid blocks.
+system.cpu.l2cache.tags.replacements           352851                       # number of replacements
+system.cpu.l2cache.tags.tagsinuse        29668.075307                       # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs            3697142                       # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs           385214                       # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs             9.597631                       # Average number of references to valid blocks.
 system.cpu.l2cache.tags.warmup_cycle     199249645000                       # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 21119.878039                       # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst   223.140988                       # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data  8324.796269                       # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks     0.644528                       # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst     0.006810                       # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data     0.254053                       # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total     0.905390                       # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024        32359                       # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0           83                       # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2          241                       # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_blocks::writebacks 21122.585790                       # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst   223.642071                       # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data  8321.847447                       # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks     0.644610                       # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst     0.006825                       # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data     0.253963                       # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total     0.905398                       # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024        32363                       # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0           77                       # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2          239                       # Occupied blocks per task id
 system.cpu.l2cache.tags.age_task_id_blocks_1024::3        11704                       # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4        20331                       # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024     0.987518                       # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses         41214649                       # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses        41214649                       # Number of data accesses
-system.cpu.l2cache.ReadReq_hits::cpu.inst         3652                       # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data      1586740                       # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total        1590392                       # number of ReadReq hits
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4        20343                       # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024     0.987640                       # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses         41217237                       # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses        41217237                       # Number of data accesses
+system.cpu.l2cache.ReadReq_hits::cpu.inst         3670                       # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data      1586809                       # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total        1590479                       # number of ReadReq hits
 system.cpu.l2cache.Writeback_hits::writebacks      2330749                       # number of Writeback hits
 system.cpu.l2cache.Writeback_hits::total      2330749                       # number of Writeback hits
-system.cpu.l2cache.UpgradeReq_hits::cpu.data         1423                       # number of UpgradeReq hits
-system.cpu.l2cache.UpgradeReq_hits::total         1423                       # number of UpgradeReq hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data       564917                       # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total       564917                       # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst         3652                       # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data      2151657                       # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total         2155309                       # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst         3652                       # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data      2151657                       # number of overall hits
-system.cpu.l2cache.overall_hits::total        2155309                       # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst         3161                       # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data       175546                       # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total       178707                       # number of ReadReq misses
-system.cpu.l2cache.UpgradeReq_misses::cpu.data       133955                       # number of UpgradeReq misses
-system.cpu.l2cache.UpgradeReq_misses::total       133955                       # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data       206853                       # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total       206853                       # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst         3161                       # number of demand (read+write) misses
+system.cpu.l2cache.UpgradeReq_hits::cpu.data         1446                       # number of UpgradeReq hits
+system.cpu.l2cache.UpgradeReq_hits::total         1446                       # number of UpgradeReq hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data       564831                       # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total       564831                       # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst         3670                       # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data      2151640                       # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total         2155310                       # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst         3670                       # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data      2151640                       # number of overall hits
+system.cpu.l2cache.overall_hits::total        2155310                       # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst         3159                       # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data       175542                       # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total       178701                       # number of ReadReq misses
+system.cpu.l2cache.UpgradeReq_misses::cpu.data       134263                       # number of UpgradeReq misses
+system.cpu.l2cache.UpgradeReq_misses::total       134263                       # number of UpgradeReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data       206857                       # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total       206857                       # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst         3159                       # number of demand (read+write) misses
 system.cpu.l2cache.demand_misses::cpu.data       382399                       # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total        385560                       # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst         3161                       # number of overall misses
+system.cpu.l2cache.demand_misses::total        385558                       # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst         3159                       # number of overall misses
 system.cpu.l2cache.overall_misses::cpu.data       382399                       # number of overall misses
-system.cpu.l2cache.overall_misses::total       385560                       # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst    241484750                       # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data  13186181960                       # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total  13427666710                       # number of ReadReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data      6452723                       # number of UpgradeReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::total      6452723                       # number of UpgradeReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data  15146167475                       # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total  15146167475                       # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst    241484750                       # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data  28332349435                       # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total  28573834185                       # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst    241484750                       # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data  28332349435                       # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total  28573834185                       # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst         6813                       # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data      1762286                       # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total      1769099                       # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.overall_misses::total       385558                       # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst    240297250                       # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data  13188147460                       # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total  13428444710                       # number of ReadReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data      6534219                       # number of UpgradeReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency::total      6534219                       # number of UpgradeReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data  15150269977                       # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total  15150269977                       # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst    240297250                       # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data  28338417437                       # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total  28578714687                       # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst    240297250                       # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data  28338417437                       # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total  28578714687                       # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst         6829                       # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data      1762351                       # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total      1769180                       # number of ReadReq accesses(hits+misses)
 system.cpu.l2cache.Writeback_accesses::writebacks      2330749                       # number of Writeback accesses(hits+misses)
 system.cpu.l2cache.Writeback_accesses::total      2330749                       # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::cpu.data       135378                       # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::total       135378                       # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data       771770                       # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total       771770                       # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst         6813                       # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data      2534056                       # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total      2540869                       # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst         6813                       # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data      2534056                       # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total      2540869                       # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.463966                       # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data     0.099613                       # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total     0.101016                       # miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data     0.989489                       # miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::total     0.989489                       # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.268024                       # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total     0.268024                       # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst     0.463966                       # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data     0.150904                       # miss rate for demand accesses
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data       135709                       # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::total       135709                       # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data       771688                       # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total       771688                       # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst         6829                       # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data      2534039                       # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total      2540868                       # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst         6829                       # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data      2534039                       # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total      2540868                       # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.462586                       # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data     0.099607                       # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total     0.101008                       # miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data     0.989345                       # miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::total     0.989345                       # miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.268058                       # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total     0.268058                       # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst     0.462586                       # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data     0.150905                       # miss rate for demand accesses
 system.cpu.l2cache.demand_miss_rate::total     0.151743                       # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst     0.463966                       # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data     0.150904                       # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst     0.462586                       # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data     0.150905                       # miss rate for overall accesses
 system.cpu.l2cache.overall_miss_rate::total     0.151743                       # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 76395.049035                       # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 75115.251615                       # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 75137.888891                       # average ReadReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data    48.170826                       # average UpgradeReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::total    48.170826                       # average UpgradeReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 73221.889337                       # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 73221.889337                       # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76395.049035                       # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 74091.065706                       # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 74109.954832                       # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76395.049035                       # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 74091.065706                       # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 74109.954832                       # average overall miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 76067.505540                       # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 75128.159985                       # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 75144.765334                       # average ReadReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data    48.667310                       # average UpgradeReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::total    48.667310                       # average UpgradeReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 73240.305994                       # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 73240.305994                       # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76067.505540                       # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 74106.933954                       # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 74122.997544                       # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76067.505540                       # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 74106.933954                       # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 74122.997544                       # average overall miss latency
 system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
 system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
 system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
@@ -811,176 +810,182 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan
 system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
 system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
 system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks       293571                       # number of writebacks
-system.cpu.l2cache.writebacks::total           293571                       # number of writebacks
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst         3161                       # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data       175546                       # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total       178707                       # number of ReadReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data       133955                       # number of UpgradeReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::total       133955                       # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data       206853                       # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total       206853                       # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst         3161                       # number of demand (read+write) MSHR misses
+system.cpu.l2cache.writebacks::writebacks       293551                       # number of writebacks
+system.cpu.l2cache.writebacks::total           293551                       # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst            1                       # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::total            1                       # number of ReadReq MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.inst            1                       # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::total            1                       # number of demand (read+write) MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.inst            1                       # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::total            1                       # number of overall MSHR hits
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst         3158                       # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data       175542                       # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total       178700                       # number of ReadReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data       134263                       # number of UpgradeReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::total       134263                       # number of UpgradeReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data       206857                       # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total       206857                       # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst         3158                       # number of demand (read+write) MSHR misses
 system.cpu.l2cache.demand_mshr_misses::cpu.data       382399                       # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total       385560                       # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst         3161                       # number of overall MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total       385557                       # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst         3158                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_misses::cpu.data       382399                       # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total       385560                       # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst    201970750                       # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data  10947076960                       # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total  11149047710                       # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data   1342825429                       # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total   1342825429                       # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data  12520595025                       # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total  12520595025                       # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst    201970750                       # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data  23467671985                       # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total  23669642735                       # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst    201970750                       # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data  23467671985                       # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total  23669642735                       # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.463966                       # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data     0.099613                       # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.101016                       # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data     0.989489                       # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total     0.989489                       # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.268024                       # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.268024                       # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.463966                       # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.150904                       # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total     0.151743                       # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.463966                       # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.150904                       # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total     0.151743                       # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 63894.574502                       # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 62360.161781                       # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 62387.302736                       # average ReadReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10024.451711                       # average UpgradeReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10024.451711                       # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 60528.950632                       # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 60528.950632                       # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 63894.574502                       # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 61369.595593                       # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 61390.296543                       # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 63894.574502                       # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 61369.595593                       # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 61390.296543                       # average overall mshr miss latency
+system.cpu.l2cache.overall_mshr_misses::total       385557                       # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst    200687250                       # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data  10949056460                       # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total  11149743710                       # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data   1346042939                       # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total   1346042939                       # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data  12524505023                       # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total  12524505023                       # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst    200687250                       # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data  23473561483                       # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total  23674248733                       # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst    200687250                       # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data  23473561483                       # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total  23674248733                       # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.462440                       # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data     0.099607                       # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.101007                       # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data     0.989345                       # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total     0.989345                       # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.268058                       # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.268058                       # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.462440                       # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.150905                       # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total     0.151742                       # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.462440                       # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.150905                       # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total     0.151742                       # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 63548.844205                       # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 62372.859259                       # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 62393.641354                       # average ReadReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10025.419803                       # average UpgradeReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10025.419803                       # average UpgradeReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 60546.682119                       # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 60546.682119                       # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 63548.844205                       # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 61384.997040                       # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 61402.720565                       # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 63548.844205                       # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 61384.997040                       # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 61402.720565                       # average overall mshr miss latency
 system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
-system.cpu.dcache.tags.replacements           2529960                       # number of replacements
-system.cpu.dcache.tags.tagsinuse          4088.243311                       # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs           395939715                       # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs           2534056                       # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs            156.247421                       # Average number of references to valid blocks.
+system.cpu.dcache.tags.replacements           2529943                       # number of replacements
+system.cpu.dcache.tags.tagsinuse          4088.243531                       # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs           396026298                       # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs           2534039                       # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs            156.282637                       # Average number of references to valid blocks.
 system.cpu.dcache.tags.warmup_cycle        1794365000                       # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data  4088.243311                       # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_blocks::cpu.data  4088.243531                       # Average occupied blocks per requestor
 system.cpu.dcache.tags.occ_percent::cpu.data     0.998106                       # Average percentage of cache occupancy
 system.cpu.dcache.tags.occ_percent::total     0.998106                       # Average percentage of cache occupancy
 system.cpu.dcache.tags.occ_task_id_blocks::1024         4096                       # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0           24                       # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1           17                       # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2          739                       # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::3         3316                       # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0           27                       # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1           21                       # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2          730                       # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::3         3318                       # Occupied blocks per task id
 system.cpu.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses         801001196                       # Number of tag accesses
-system.cpu.dcache.tags.data_accesses        801001196                       # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data    247190433                       # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total       247190433                       # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data    148236290                       # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total      148236290                       # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data     395426723                       # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total        395426723                       # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data    395426723                       # number of overall hits
-system.cpu.dcache.overall_hits::total       395426723                       # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data      2882935                       # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total       2882935                       # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data       923912                       # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total       923912                       # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data      3806847                       # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total        3806847                       # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data      3806847                       # number of overall misses
-system.cpu.dcache.overall_misses::total       3806847                       # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data  58045368359                       # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total  58045368359                       # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data  26823619163                       # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total  26823619163                       # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data  84868987522                       # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total  84868987522                       # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data  84868987522                       # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total  84868987522                       # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data    250073368                       # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total    250073368                       # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.tags.tag_accesses         801176347                       # Number of tag accesses
+system.cpu.dcache.tags.data_accesses        801176347                       # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data    247278807                       # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total       247278807                       # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data    148236045                       # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total      148236045                       # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data     395514852                       # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total        395514852                       # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data    395514852                       # number of overall hits
+system.cpu.dcache.overall_hits::total       395514852                       # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data      2882145                       # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total       2882145                       # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data       924157                       # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total       924157                       # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data      3806302                       # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total        3806302                       # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data      3806302                       # number of overall misses
+system.cpu.dcache.overall_misses::total       3806302                       # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data  58050756258                       # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total  58050756258                       # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data  26834846719                       # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total  26834846719                       # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data  84885602977                       # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total  84885602977                       # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data  84885602977                       # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total  84885602977                       # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data    250160952                       # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total    250160952                       # number of ReadReq accesses(hits+misses)
 system.cpu.dcache.WriteReq_accesses::cpu.data    149160202                       # number of WriteReq accesses(hits+misses)
 system.cpu.dcache.WriteReq_accesses::total    149160202                       # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data    399233570                       # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total    399233570                       # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data    399233570                       # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total    399233570                       # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.011528                       # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total     0.011528                       # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.006194                       # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total     0.006194                       # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data     0.009535                       # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total     0.009535                       # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data     0.009535                       # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total     0.009535                       # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 20134.123162                       # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 20134.123162                       # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 29032.655884                       # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 29032.655884                       # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 22293.774224                       # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 22293.774224                       # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 22293.774224                       # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 22293.774224                       # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs         6982                       # number of cycles access was blocked
+system.cpu.dcache.demand_accesses::cpu.data    399321154                       # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total    399321154                       # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data    399321154                       # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total    399321154                       # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.011521                       # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total     0.011521                       # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.006196                       # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total     0.006196                       # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data     0.009532                       # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total     0.009532                       # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data     0.009532                       # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total     0.009532                       # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 20141.511360                       # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 20141.511360                       # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 29037.108109                       # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 29037.108109                       # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 22301.331575                       # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 22301.331575                       # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 22301.331575                       # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 22301.331575                       # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs         7238                       # number of cycles access was blocked
 system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs               660                       # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs               664                       # number of cycles access was blocked
 system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs    10.578788                       # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs    10.900602                       # average number of cycles each access was blocked
 system.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
 system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
 system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
 system.cpu.dcache.writebacks::writebacks      2330749                       # number of writebacks
 system.cpu.dcache.writebacks::total           2330749                       # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data      1120394                       # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total      1120394                       # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data        17019                       # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total        17019                       # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data      1137413                       # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total      1137413                       # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data      1137413                       # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total      1137413                       # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data      1762541                       # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total      1762541                       # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data       906893                       # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total       906893                       # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data      2669434                       # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total      2669434                       # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data      2669434                       # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total      2669434                       # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data  30851541255                       # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total  30851541255                       # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data  24700633087                       # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total  24700633087                       # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data  55552174342                       # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total  55552174342                       # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data  55552174342                       # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total  55552174342                       # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.007048                       # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.007048                       # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.006080                       # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.006080                       # mshr miss rate for WriteReq accesses
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data      1119535                       # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total      1119535                       # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data        17020                       # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total        17020                       # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data      1136555                       # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total      1136555                       # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data      1136555                       # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total      1136555                       # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data      1762610                       # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total      1762610                       # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data       907137                       # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total       907137                       # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data      2669747                       # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total      2669747                       # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data      2669747                       # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total      2669747                       # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data  30854243503                       # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total  30854243503                       # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data  24711423781                       # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total  24711423781                       # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data  55565667284                       # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total  55565667284                       # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data  55565667284                       # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total  55565667284                       # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.007046                       # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.007046                       # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.006082                       # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.006082                       # mshr miss rate for WriteReq accesses
 system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.006686                       # mshr miss rate for demand accesses
 system.cpu.dcache.demand_mshr_miss_rate::total     0.006686                       # mshr miss rate for demand accesses
 system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.006686                       # mshr miss rate for overall accesses
 system.cpu.dcache.overall_mshr_miss_rate::total     0.006686                       # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 17504.013385                       # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 17504.013385                       # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 27236.546193                       # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 27236.546193                       # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 20810.469314                       # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 20810.469314                       # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 20810.469314                       # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 20810.469314                       # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 17504.861259                       # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 17504.861259                       # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 27241.115489                       # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 27241.115489                       # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 20813.083518                       # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 20813.083518                       # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 20813.083518                       # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 20813.083518                       # average overall mshr miss latency
 system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
 
 ---------- End Simulation Statistics   ----------
index 4df869dc7f25000c6c0586fa29f672e62048c891..4b881d03d292389c684fca84bbfdd674a06e1938 100644 (file)
@@ -65,5 +65,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                 1770458657                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                         149758583                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index c65900aab1e23b1cf01e444efdf3aa1180af35bf..0e5529ee3e7d731f76d39cc1c80d7e46a7befcbd 100644 (file)
@@ -81,6 +81,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                 3295745698                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                         149758583                       # Number of branches fetched
 system.cpu.icache.tags.replacements              1253                       # number of replacements
 system.cpu.icache.tags.tagsinuse           881.356491                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs          1068344252                       # Total number of references to valid blocks.
index 2fdd2b1a5a5ee63b1db99efe15c6d0d10d0b8cac..1fcce529e22c1a5874ccbc25aabb9ce641de5baf 100644 (file)
@@ -94,5 +94,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                  398664824                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          44587532                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index 143a0b3230a96cd20efbf6879cafbccd40b6614f..504ea284e9802d238e66ff772c287f6415c05e43 100644 (file)
@@ -100,6 +100,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                 1134670186                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          44587535                       # Number of branches fetched
 system.cpu.icache.tags.replacements              1769                       # number of replacements
 system.cpu.icache.tags.tagsinuse          1795.138964                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs           398660993                       # Total number of references to valid blocks.
index b6b6bed83d5f5975d50c68a4e0d34616f8b27cf2..74fdba7cd8c43b94b996e00fec1cf26287871d50 100644 (file)
@@ -146,5 +146,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                  424688087                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          30563502                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index 7d607329f20dc161e9bd65bb44375de4b31a8a84..6cac109966bbeae5074ef9711daaeacda828851a 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.525834                       # Nu
 sim_ticks                                525834342000                       # Number of ticks simulated
 final_tick                               525834342000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                 719381                       # Simulator instruction rate (inst/s)
-host_op_rate                                   919702                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                             1386947293                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 276148                       # Number of bytes of host memory used
-host_seconds                                   379.13                       # Real time elapsed on the host
+host_inst_rate                                 485432                       # Simulator instruction rate (inst/s)
+host_op_rate                                   620607                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                              935900071                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 332908                       # Number of bytes of host memory used
+host_seconds                                   561.85                       # Real time elapsed on the host
 sim_insts                                   272739283                       # Number of instructions simulated
 sim_ops                                     348687122                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -152,6 +152,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                 1051668684                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          30563501                       # Number of branches fetched
 system.cpu.icache.tags.replacements             13796                       # number of replacements
 system.cpu.icache.tags.tagsinuse          1765.993223                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs           348644747                       # Total number of references to valid blocks.
index 65e54342a1b31dd3132b2536b40e3608fe92fd12..75c422cbad29ecafa6c54c7b095d7ea6ce40fe9d 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  1.004711                       # Nu
 sim_ticks                                1004710587000                       # Number of ticks simulated
 final_tick                               1004710587000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                3768106                       # Simulator instruction rate (inst/s)
-host_op_rate                                  3768106                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                             1884459398                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 229696                       # Number of bytes of host memory used
-host_seconds                                   533.16                       # Real time elapsed on the host
+host_inst_rate                                1945820                       # Simulator instruction rate (inst/s)
+host_op_rate                                  1945820                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                              973120006                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 280320                       # Number of bytes of host memory used
+host_seconds                                  1032.46                       # Real time elapsed on the host
 sim_insts                                  2008987605                       # Number of instructions simulated
 sim_ops                                    2008987605                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -94,5 +94,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                 2009421175                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                         266706457                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index 068ca2e0b7121d9f7a66069560f537e6121c1832..96fb665fab0e4d132c5f27f276440df59165d005 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  2.769740                       # Nu
 sim_ticks                                2769739533000                       # Number of ticks simulated
 final_tick                               2769739533000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                1540787                       # Simulator instruction rate (inst/s)
-host_op_rate                                  1540787                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                             2124243508                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 238596                       # Number of bytes of host memory used
-host_seconds                                  1303.87                       # Real time elapsed on the host
+host_inst_rate                                1066482                       # Simulator instruction rate (inst/s)
+host_op_rate                                  1066482                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                             1470331870                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 289152                       # Number of bytes of host memory used
+host_seconds                                  1883.75                       # Real time elapsed on the host
 sim_insts                                  2008987605                       # Number of instructions simulated
 sim_ops                                    2008987605                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -108,6 +108,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                 5539479066                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                         266706457                       # Number of branches fetched
 system.cpu.icache.tags.replacements              9046                       # number of replacements
 system.cpu.icache.tags.tagsinuse          1478.418050                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs          2009410475                       # Total number of references to valid blocks.
index 059b5a3b1c886ca214c88e43fdd979ed951f38d6..c7a89f409e29c7fca1e7a667caaf385fdc86e5f6 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.945613                       # Nu
 sim_ticks                                945613126000                       # Number of ticks simulated
 final_tick                               945613126000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                1603190                       # Simulator instruction rate (inst/s)
-host_op_rate                                  2183323                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                             1095071931                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 266996                       # Number of bytes of host memory used
-host_seconds                                   863.52                       # Real time elapsed on the host
+host_inst_rate                                1077492                       # Simulator instruction rate (inst/s)
+host_op_rate                                  1467395                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                              735989505                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 323780                       # Number of bytes of host memory used
+host_seconds                                  1284.82                       # Real time elapsed on the host
 sim_insts                                  1384381606                       # Number of instructions simulated
 sim_ops                                    1885336358                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -146,5 +146,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                 1891226253                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                         298259106                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index f64dc75293cee407954360e51b9712f9f02ee8f3..a5a3b48d5988bbbb4c783560b8e9d6724c05e15d 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  2.326119                       # Nu
 sim_ticks                                2326118592000                       # Number of ticks simulated
 final_tick                               2326118592000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                 908275                       # Simulator instruction rate (inst/s)
-host_op_rate                                  1232140                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                             1529204664                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 276728                       # Number of bytes of host memory used
-host_seconds                                  1521.13                       # Real time elapsed on the host
+host_inst_rate                                 546207                       # Simulator instruction rate (inst/s)
+host_op_rate                                   740969                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                              919614125                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 332488                       # Number of bytes of host memory used
+host_seconds                                  2529.45                       # Real time elapsed on the host
 sim_insts                                  1381604339                       # Number of instructions simulated
 sim_ops                                    1874244941                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -160,6 +160,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                 4652237184                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                         298259106                       # Number of branches fetched
 system.cpu.icache.tags.replacements             18364                       # number of replacements
 system.cpu.icache.tags.tagsinuse          1392.317060                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs          1390251699                       # Total number of references to valid blocks.
index 35c7928785f7b5e67d86c94883bb338f6a45f67f..9c79d967821aba613837b20892f64eca08999ff1 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.044221                       # Nu
 sim_ticks                                 44221003000                       # Number of ticks simulated
 final_tick                                44221003000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                3596409                       # Simulator instruction rate (inst/s)
-host_op_rate                                  3596407                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                             1800265277                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 228820                       # Number of bytes of host memory used
-host_seconds                                    24.56                       # Real time elapsed on the host
+host_inst_rate                                1834941                       # Simulator instruction rate (inst/s)
+host_op_rate                                  1834940                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                              918522034                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 279452                       # Number of bytes of host memory used
+host_seconds                                    48.14                       # Real time elapsed on the host
 sim_insts                                    88340673                       # Number of instructions simulated
 sim_ops                                      88340673                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -94,5 +94,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                   88442007                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          13754477                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index dd1fcd98070820cdb0752186199ad10873f7d31b..51324a43d94c205a996a4ed4f815f9339c619dd2 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.133635                       # Nu
 sim_ticks                                133634727000                       # Number of ticks simulated
 final_tick                               133634727000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                1534458                       # Simulator instruction rate (inst/s)
-host_op_rate                                  1534458                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                             2321204993                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 237688                       # Number of bytes of host memory used
-host_seconds                                    57.57                       # Real time elapsed on the host
+host_inst_rate                                 990858                       # Simulator instruction rate (inst/s)
+host_op_rate                                   990858                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                             1498890062                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 288280                       # Number of bytes of host memory used
+host_seconds                                    89.16                       # Real time elapsed on the host
 sim_insts                                    88340673                       # Number of instructions simulated
 sim_ops                                      88340673                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -108,6 +108,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                  267269454                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          13754477                       # Number of branches fetched
 system.cpu.icache.tags.replacements             74391                       # number of replacements
 system.cpu.icache.tags.tagsinuse          1871.686406                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs            88361638                       # Total number of references to valid blocks.
index d5e255546dbb665d1be264046bf99917691ae2bf..987b2c223d69883c1d87f2ec258f58de5bc0cd41 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.053932                       # Nu
 sim_ticks                                 53932157000                       # Number of ticks simulated
 final_tick                                53932157000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                1720542                       # Simulator instruction rate (inst/s)
-host_op_rate                                  2441608                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                             1308536096                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 265732                       # Number of bytes of host memory used
-host_seconds                                    41.22                       # Real time elapsed on the host
+host_inst_rate                                1050888                       # Simulator instruction rate (inst/s)
+host_op_rate                                  1491308                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                              799239680                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 322556                       # Number of bytes of host memory used
+host_seconds                                    67.48                       # Real time elapsed on the host
 sim_insts                                    70913181                       # Number of instructions simulated
 sim_ops                                     100632428                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -146,5 +146,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                  107864315                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          13741485                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index 6c81ce1de4d6a73571f421d5bb7414894734f6c0..fecdc24fb9aad72603fc13dcbce17ff4854e1583 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.132689                       # Nu
 sim_ticks                                132689045000                       # Number of ticks simulated
 final_tick                               132689045000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                 945773                       # Simulator instruction rate (inst/s)
-host_op_rate                                  1341131                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                             1783248877                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 275500                       # Number of bytes of host memory used
-host_seconds                                    74.41                       # Real time elapsed on the host
+host_inst_rate                                 552138                       # Simulator instruction rate (inst/s)
+host_op_rate                                   782946                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                             1041052140                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 332284                       # Number of bytes of host memory used
+host_seconds                                   127.46                       # Real time elapsed on the host
 sim_insts                                    70373628                       # Number of instructions simulated
 sim_ops                                      99791654                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -160,6 +160,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                  265378090                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          13741485                       # Number of branches fetched
 system.cpu.icache.tags.replacements             16890                       # number of replacements
 system.cpu.icache.tags.tagsinuse          1736.497265                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs            78126161                       # Total number of references to valid blocks.
index f2f248de43afecf7bcc151ad990ee533350b7002..e0d531dce6a5253e939e852c6c5359df931d7d43 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.068149                       # Nu
 sim_ticks                                 68148672000                       # Number of ticks simulated
 final_tick                                68148672000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                3132375                       # Simulator instruction rate (inst/s)
-host_op_rate                                  3172933                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                             1588309038                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 237324                       # Number of bytes of host memory used
-host_seconds                                    42.91                       # Real time elapsed on the host
+host_inst_rate                                1921737                       # Simulator instruction rate (inst/s)
+host_op_rate                                  1946620                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                              974440461                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 287756                       # Number of bytes of host memory used
+host_seconds                                    69.94                       # Real time elapsed on the host
 sim_insts                                   134398962                       # Number of instructions simulated
 sim_ops                                     136139190                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -64,5 +64,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                  136297345                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          12719095                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index 7fe81f58a4754b2b3fec0cc5a60ddacc41386d66..43a817a48b6bf648c19ba0523960d7ef3ff5cdee 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.202242                       # Nu
 sim_ticks                                202242260000                       # Number of ticks simulated
 final_tick                               202242260000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                1441010                       # Simulator instruction rate (inst/s)
-host_op_rate                                  1459668                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                             2168416558                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 246160                       # Number of bytes of host memory used
-host_seconds                                    93.27                       # Real time elapsed on the host
+host_inst_rate                                 840358                       # Simulator instruction rate (inst/s)
+host_op_rate                                   851239                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                             1264562009                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 296592                       # Number of bytes of host memory used
+host_seconds                                   159.93                       # Real time elapsed on the host
 sim_insts                                   134398962                       # Number of instructions simulated
 sim_ops                                     136139190                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -76,6 +76,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                  404484520                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          12719095                       # Number of branches fetched
 system.cpu.icache.tags.replacements            184976                       # number of replacements
 system.cpu.icache.tags.tagsinuse          2004.815325                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs           134366547                       # Total number of references to valid blocks.
index 8ad24bba9d0d7b2ad4ab875f35738b4e4047e031..b81e9af804a8b7a7f75bc7e30a2054c74f429d0b 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.913189                       # Nu
 sim_ticks                                913189263000                       # Number of ticks simulated
 final_tick                               913189263000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                3833053                       # Simulator instruction rate (inst/s)
-host_op_rate                                  3833053                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                             1923475514                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 220744                       # Number of bytes of host memory used
-host_seconds                                   474.76                       # Real time elapsed on the host
+host_inst_rate                                1966439                       # Simulator instruction rate (inst/s)
+host_op_rate                                  1966439                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                              986784511                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 271364                       # Number of bytes of host memory used
+host_seconds                                   925.42                       # Real time elapsed on the host
 sim_insts                                  1819780127                       # Number of instructions simulated
 sim_ops                                    1819780127                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -94,5 +94,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                 1826378527                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                         214632552                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index 894d37cbc6a434ea573e5afcd5fbebeedb0c984e..c20c38ead5b1c08c10879ccf9abab036a46e153b 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  2.623386                       # Nu
 sim_ticks                                2623386226000                       # Number of ticks simulated
 final_tick                               2623386226000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                1625838                       # Simulator instruction rate (inst/s)
-host_op_rate                                  1625838                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                             2343799751                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 229480                       # Number of bytes of host memory used
-host_seconds                                  1119.29                       # Real time elapsed on the host
+host_inst_rate                                1078959                       # Simulator instruction rate (inst/s)
+host_op_rate                                  1078959                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                             1555422646                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 280076                       # Number of bytes of host memory used
+host_seconds                                  1686.61                       # Real time elapsed on the host
 sim_insts                                  1819780127                       # Number of instructions simulated
 sim_ops                                    1819780127                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -108,6 +108,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                 5246772452                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                         214632552                       # Number of branches fetched
 system.cpu.icache.tags.replacements                 1                       # number of replacements
 system.cpu.icache.tags.tagsinuse           612.458646                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs          1826377708                       # Total number of references to valid blocks.
index a0198a23d2f972c3f7c159b339b498ee76523ed4..c3140695ad33d650f0fea1efe73d47271f6e5459 100644 (file)
@@ -146,5 +146,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                 1723076401                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                         213462426                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index b8a9db006f7a64876a683ce6e80700bd0110f2f3..77908b2aa4d57aa55fe08e3c1b9ef40a523f2cfd 100644 (file)
@@ -160,6 +160,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                 4782410230                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                         213462426                       # Number of branches fetched
 system.cpu.icache.tags.replacements                 7                       # number of replacements
 system.cpu.icache.tags.tagsinuse           514.976015                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs          1544564952                       # Total number of references to valid blocks.
index 5fca1ed4982798fb95f4dcf1100d924a707fba98..e876090cad0c6828189e2b2f62374579069e0283 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  2.846007                       # Nu
 sim_ticks                                2846007227500                       # Number of ticks simulated
 final_tick                               2846007227500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                1743046                       # Simulator instruction rate (inst/s)
-host_op_rate                                  2715824                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                             1649131867                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 242928                       # Number of bytes of host memory used
-host_seconds                                  1725.76                       # Real time elapsed on the host
+host_inst_rate                                1097459                       # Simulator instruction rate (inst/s)
+host_op_rate                                  1709940                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                             1038328376                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 292828                       # Number of bytes of host memory used
+host_seconds                                  2740.95                       # Real time elapsed on the host
 sim_insts                                  3008081022                       # Number of instructions simulated
 sim_ops                                    4686862596                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -65,5 +65,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                 5692014456                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                         248500691                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index 49729ff93786a53725978643fb2a604052c3fefe..119344b4f139c797b81c9f0635893e6aa97ba25f 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  5.882581                       # Nu
 sim_ticks                                5882580526000                       # Number of ticks simulated
 final_tick                               5882580526000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                 833754                       # Simulator instruction rate (inst/s)
-host_op_rate                                  1299064                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                             1630482633                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 251632                       # Number of bytes of host memory used
-host_seconds                                  3607.88                       # Real time elapsed on the host
+host_inst_rate                                 532297                       # Simulator instruction rate (inst/s)
+host_op_rate                                   829367                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                             1040955661                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 302560                       # Number of bytes of host memory used
+host_seconds                                  5651.13                       # Real time elapsed on the host
 sim_insts                                  3008081022                       # Number of instructions simulated
 sim_ops                                    4686862596                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -81,6 +81,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                11765161052                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                         248500691                       # Number of branches fetched
 system.cpu.icache.tags.replacements                10                       # number of replacements
 system.cpu.icache.tags.tagsinuse           555.705054                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs          4013232208                       # Total number of references to valid blocks.
index 69d43d9de8e462152db2df10ad0f57269cb5cd56..632b87104986804e4af18eafabf60f1619fe4af5 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.045952                       # Nu
 sim_ticks                                 45951567500                       # Number of ticks simulated
 final_tick                                45951567500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                2604589                       # Simulator instruction rate (inst/s)
-host_op_rate                                  2604587                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                             1302294342                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 224388                       # Number of bytes of host memory used
-host_seconds                                    35.29                       # Real time elapsed on the host
+host_inst_rate                                1649677                       # Simulator instruction rate (inst/s)
+host_op_rate                                  1649676                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                              824838449                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 275016                       # Number of bytes of host memory used
+host_seconds                                    55.71                       # Real time elapsed on the host
 sim_insts                                    91903056                       # Number of instructions simulated
 sim_ops                                      91903056                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -94,5 +94,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                   91903136                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          10240685                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index d8a9ee89f01c547046bbdcb09a166c5de888ae2c..bb6abdd3483174e226f219323ea1f8afff4bcc5d 100644 (file)
@@ -100,6 +100,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                  237458632                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          10240685                       # Number of branches fetched
 system.cpu.icache.tags.replacements              6681                       # number of replacements
 system.cpu.icache.tags.tagsinuse          1418.052773                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs            91894580                       # Total number of references to valid blocks.
index 0803f6f8f3def4cb0f47f6c42fe2cb44e072247e..02bcdd9ff8dda5d72544e9546c8106339c333dfa 100644 (file)
@@ -146,5 +146,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                  206213533                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          40300311                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index c455c2ee75358f6b81a1fc297c6fad74ee7118a7..013c20430470c0c4951bbdf695956bc4b37fd6f4 100644 (file)
@@ -152,6 +152,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                  464144608                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          40300311                       # Number of branches fetched
 system.cpu.icache.tags.replacements              1506                       # number of replacements
 system.cpu.icache.tags.tagsinuse          1147.986161                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs           189857001                       # Total number of references to valid blocks.
index b414e15344ffd49fd80e9dddd8b7e11a597b01bd..1f6381fd7eebff17de67ad2d803b224905a787b3 100644 (file)
@@ -64,5 +64,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                  193445891                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          15132745                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index 4c0f0b47eb41bab93c28db470e2c751f8b5caa09..dc02f2f3d8dbb0d502ca2fac1669bccc36fc7079 100644 (file)
@@ -68,6 +68,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                  541126164                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          15132745                       # Number of branches fetched
 system.cpu.icache.tags.replacements             10362                       # number of replacements
 system.cpu.icache.tags.tagsinuse          1591.579171                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs           193433248                       # Total number of references to valid blocks.
index bc7c5407d2be1be7de6e0d7df58526069f9712dd..5a8c9de17c4bf934d4000bebc70d53e778473e82 100644 (file)
@@ -65,5 +65,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                  262786559                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          12326938                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index 2eac3bbbe61b696f20385351950d5ab4b9a0ee3d..b4342fe40a92654985e0335ca6b46b070f207c16 100644 (file)
@@ -73,6 +73,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                  501907914                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                          12326938                       # Number of branches fetched
 system.cpu.icache.tags.replacements              2836                       # number of replacements
 system.cpu.icache.tags.tagsinuse          1455.296642                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs           173489674                       # Total number of references to valid blocks.
index 42e3976c40940eaa859ba4f2178464bf19895a27..349090c6eedff0689fa34e13556390102ac7fd62 100644 (file)
@@ -306,6 +306,7 @@ system.cpu0.num_idle_cycles              3683437200.584730
 system.cpu0.num_busy_cycles              57233845.415270                       # Number of busy cycles
 system.cpu0.not_idle_fraction                0.015300                       # Percentage of non-idle cycles
 system.cpu0.idle_fraction                    0.984700                       # Percentage of idle cycles
+system.cpu0.Branches                          8650704                       # Number of branches fetched
 system.cpu0.kern.inst.arm                           0                       # number of arm instructions executed
 system.cpu0.kern.inst.quiesce                    6283                       # number of quiesce instructions executed
 system.cpu0.kern.inst.hwrei                    197120                       # number of hwrei instructions executed
@@ -610,6 +611,7 @@ system.cpu1.num_idle_cycles              3734312190.077655
 system.cpu1.num_busy_cycles              5936690.922345                       # Number of busy cycles
 system.cpu1.not_idle_fraction                0.001587                       # Percentage of non-idle cycles
 system.cpu1.idle_fraction                    0.998413                       # Percentage of idle cycles
+system.cpu1.Branches                           836747                       # Number of branches fetched
 system.cpu1.kern.inst.arm                           0                       # number of arm instructions executed
 system.cpu1.kern.inst.quiesce                    2204                       # number of quiesce instructions executed
 system.cpu1.kern.inst.hwrei                     39554                       # number of hwrei instructions executed
index 2043677f96ed3807494ef96afe782308d05ab579..b2c0b7d09deae51a81e92215e75e48e03794f044 100644 (file)
@@ -159,6 +159,7 @@ system.cpu.num_idle_cycles               3598609086.391618
 system.cpu.num_busy_cycles               60055430.608382                       # Number of busy cycles
 system.cpu.not_idle_fraction                 0.016415                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                     0.983585                       # Percentage of idle cycles
+system.cpu.Branches                           9064385                       # Number of branches fetched
 system.cpu.kern.inst.arm                            0                       # number of arm instructions executed
 system.cpu.kern.inst.quiesce                     6357                       # number of quiesce instructions executed
 system.cpu.kern.inst.hwrei                     211319                       # number of hwrei instructions executed
index 46997f65e1cc99f197bf27fe67d0edf302395f6f..14efebcaaa3cdb2906d82447e5d3083575f1bf50 100644 (file)
@@ -890,6 +890,7 @@ system.cpu0.num_idle_cycles              3698209766.998114
 system.cpu0.num_busy_cycles              223609982.001886                       # Number of busy cycles
 system.cpu0.not_idle_fraction                0.057017                       # Percentage of non-idle cycles
 system.cpu0.idle_fraction                    0.942983                       # Percentage of idle cycles
+system.cpu0.Branches                          7227606                       # Number of branches fetched
 system.cpu0.kern.inst.arm                           0                       # number of arm instructions executed
 system.cpu0.kern.inst.quiesce                    6813                       # number of quiesce instructions executed
 system.cpu0.kern.inst.hwrei                    165343                       # number of hwrei instructions executed
@@ -1416,6 +1417,7 @@ system.cpu1.num_idle_cycles              3870487590.349789
 system.cpu1.num_busy_cycles              49440202.650211                       # Number of busy cycles
 system.cpu1.not_idle_fraction                0.012613                       # Percentage of non-idle cycles
 system.cpu1.idle_fraction                    0.987387                       # Percentage of idle cycles
+system.cpu1.Branches                          1846576                       # Number of branches fetched
 system.cpu1.kern.inst.arm                           0                       # number of arm instructions executed
 system.cpu1.kern.inst.quiesce                    2744                       # number of quiesce instructions executed
 system.cpu1.kern.inst.hwrei                     78268                       # number of hwrei instructions executed
index 01b0606bd6938a12b9682a96d472fffc0096af81..1efa023f67a10ab049e0261c479fbd77ad914950 100644 (file)
@@ -571,6 +571,7 @@ system.cpu.num_idle_cycles               3588896828.998131
 system.cpu.num_busy_cycles               251959253.001869                       # Number of busy cycles
 system.cpu.not_idle_fraction                 0.065600                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                     0.934400                       # Percentage of idle cycles
+system.cpu.Branches                           8421946                       # Number of branches fetched
 system.cpu.kern.inst.arm                            0                       # number of arm instructions executed
 system.cpu.kern.inst.quiesce                     6376                       # number of quiesce instructions executed
 system.cpu.kern.inst.hwrei                     211963                       # number of hwrei instructions executed
index f0bd97b20e45e3e0388fc6c42e4b940c535acd4e..49d7eb55375dd7b76bc891af862b3f03cef33394 100644 (file)
@@ -4,15 +4,33 @@ sim_seconds                                  0.912097                       # Nu
 sim_ticks                                912096767500                       # Number of ticks simulated
 final_tick                               912096767500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                1391627                       # Simulator instruction rate (inst/s)
-host_op_rate                                  1791703                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                            20594093924                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 421260                       # Number of bytes of host memory used
-host_seconds                                    44.29                       # Real time elapsed on the host
+host_inst_rate                                 734225                       # Simulator instruction rate (inst/s)
+host_op_rate                                   945306                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                            10865482551                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 476960                       # Number of bytes of host memory used
+host_seconds                                    83.94                       # Real time elapsed on the host
 sim_insts                                    61634065                       # Number of instructions simulated
 sim_ops                                      79353129                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
 system.clk_domain.clock                          1000                       # Clock period in ticks
+system.realview.nvmem.bytes_read::cpu0.inst           20                       # Number of bytes read from this memory
+system.realview.nvmem.bytes_read::cpu1.inst           48                       # Number of bytes read from this memory
+system.realview.nvmem.bytes_read::total            68                       # Number of bytes read from this memory
+system.realview.nvmem.bytes_inst_read::cpu0.inst           20                       # Number of instructions bytes read from this memory
+system.realview.nvmem.bytes_inst_read::cpu1.inst           48                       # Number of instructions bytes read from this memory
+system.realview.nvmem.bytes_inst_read::total           68                       # Number of instructions bytes read from this memory
+system.realview.nvmem.num_reads::cpu0.inst            5                       # Number of read requests responded to by this memory
+system.realview.nvmem.num_reads::cpu1.inst           12                       # Number of read requests responded to by this memory
+system.realview.nvmem.num_reads::total             17                       # Number of read requests responded to by this memory
+system.realview.nvmem.bw_read::cpu0.inst           22                       # Total read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_read::cpu1.inst           53                       # Total read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_read::total               75                       # Total read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_inst_read::cpu0.inst           22                       # Instruction read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_inst_read::cpu1.inst           53                       # Instruction read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_inst_read::total           75                       # Instruction read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_total::cpu0.inst           22                       # Total bandwidth to/from this memory (bytes/s)
+system.realview.nvmem.bw_total::cpu1.inst           53                       # Total bandwidth to/from this memory (bytes/s)
+system.realview.nvmem.bw_total::total              75                       # Total bandwidth to/from this memory (bytes/s)
 system.physmem.bytes_read::realview.clcd     39321600                       # Number of bytes read from this memory
 system.physmem.bytes_read::cpu0.dtb.walker           64                       # Number of bytes read from this memory
 system.physmem.bytes_read::cpu0.itb.walker          192                       # Number of bytes read from this memory
@@ -68,24 +86,6 @@ system.physmem.bw_total::cpu1.dtb.walker          211                       # To
 system.physmem.bw_total::cpu1.inst             235278                       # Total bandwidth to/from this memory (bytes/s)
 system.physmem.bw_total::cpu1.data            6988978                       # Total bandwidth to/from this memory (bytes/s)
 system.physmem.bw_total::total               62341477                       # Total bandwidth to/from this memory (bytes/s)
-system.realview.nvmem.bytes_read::cpu0.inst           20                       # Number of bytes read from this memory
-system.realview.nvmem.bytes_read::cpu1.inst           48                       # Number of bytes read from this memory
-system.realview.nvmem.bytes_read::total            68                       # Number of bytes read from this memory
-system.realview.nvmem.bytes_inst_read::cpu0.inst           20                       # Number of instructions bytes read from this memory
-system.realview.nvmem.bytes_inst_read::cpu1.inst           48                       # Number of instructions bytes read from this memory
-system.realview.nvmem.bytes_inst_read::total           68                       # Number of instructions bytes read from this memory
-system.realview.nvmem.num_reads::cpu0.inst            5                       # Number of read requests responded to by this memory
-system.realview.nvmem.num_reads::cpu1.inst           12                       # Number of read requests responded to by this memory
-system.realview.nvmem.num_reads::total             17                       # Number of read requests responded to by this memory
-system.realview.nvmem.bw_read::cpu0.inst           22                       # Total read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_read::cpu1.inst           53                       # Total read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_read::total               75                       # Total read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_inst_read::cpu0.inst           22                       # Instruction read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_inst_read::cpu1.inst           53                       # Instruction read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_inst_read::total           75                       # Instruction read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_total::cpu0.inst           22                       # Total bandwidth to/from this memory (bytes/s)
-system.realview.nvmem.bw_total::cpu1.inst           53                       # Total bandwidth to/from this memory (bytes/s)
-system.realview.nvmem.bw_total::total              75                       # Total bandwidth to/from this memory (bytes/s)
 system.membus.throughput                     64986682                       # Throughput (bytes/s)
 system.membus.data_through_bus               59274143                       # Total data (bytes)
 system.membus.snoop_data_through_bus                0                       # Total snoop data (bytes)
@@ -396,6 +396,7 @@ system.cpu0.num_idle_cycles              1783997907.577739
 system.cpu0.num_busy_cycles              39673507.422261                       # Number of busy cycles
 system.cpu0.not_idle_fraction                0.021755                       # Percentage of non-idle cycles
 system.cpu0.idle_fraction                    0.978245                       # Percentage of idle cycles
+system.cpu0.Branches                          5491598                       # Number of branches fetched
 system.cpu0.kern.inst.arm                           0                       # number of arm instructions executed
 system.cpu0.kern.inst.quiesce                   50449                       # number of quiesce instructions executed
 system.cpu0.icache.tags.replacements           428546                       # number of replacements
@@ -625,6 +626,7 @@ system.cpu1.num_idle_cycles              1783399616.755682
 system.cpu1.num_busy_cycles              40793919.244318                       # Number of busy cycles
 system.cpu1.not_idle_fraction                0.022363                       # Percentage of non-idle cycles
 system.cpu1.idle_fraction                    0.977637                       # Percentage of idle cycles
+system.cpu1.Branches                          5037975                       # Number of branches fetched
 system.cpu1.kern.inst.arm                           0                       # number of arm instructions executed
 system.cpu1.kern.inst.quiesce                   40450                       # number of quiesce instructions executed
 system.cpu1.icache.tags.replacements           433942                       # number of replacements
index 75a8f8d3e03d3ad7fe242e6cc4e3e6395ec66f59..ead7e7aa612f2fcfd673ae0f1f39b437ef148150 100644 (file)
@@ -4,15 +4,27 @@ sim_seconds                                  2.332810                       # Nu
 sim_ticks                                2332810269000                       # Number of ticks simulated
 final_tick                               2332810269000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                1274625                       # Simulator instruction rate (inst/s)
-host_op_rate                                  1639090                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                            49222371545                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 420236                       # Number of bytes of host memory used
-host_seconds                                    47.39                       # Real time elapsed on the host
+host_inst_rate                                 702757                       # Simulator instruction rate (inst/s)
+host_op_rate                                   903702                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                            27138460197                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 475940                       # Number of bytes of host memory used
+host_seconds                                    85.96                       # Real time elapsed on the host
 sim_insts                                    60408649                       # Number of instructions simulated
 sim_ops                                      77681829                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
 system.clk_domain.clock                          1000                       # Clock period in ticks
+system.realview.nvmem.bytes_read::cpu.inst           20                       # Number of bytes read from this memory
+system.realview.nvmem.bytes_read::total            20                       # Number of bytes read from this memory
+system.realview.nvmem.bytes_inst_read::cpu.inst           20                       # Number of instructions bytes read from this memory
+system.realview.nvmem.bytes_inst_read::total           20                       # Number of instructions bytes read from this memory
+system.realview.nvmem.num_reads::cpu.inst            5                       # Number of read requests responded to by this memory
+system.realview.nvmem.num_reads::total              5                       # Number of read requests responded to by this memory
+system.realview.nvmem.bw_read::cpu.inst             9                       # Total read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_read::total                9                       # Total read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_inst_read::cpu.inst            9                       # Instruction read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_inst_read::total            9                       # Instruction read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_total::cpu.inst            9                       # Total bandwidth to/from this memory (bytes/s)
+system.realview.nvmem.bw_total::total               9                       # Total bandwidth to/from this memory (bytes/s)
 system.physmem.bytes_read::realview.clcd    111673344                       # Number of bytes read from this memory
 system.physmem.bytes_read::cpu.dtb.walker          320                       # Number of bytes read from this memory
 system.physmem.bytes_read::cpu.itb.walker          192                       # Number of bytes read from this memory
@@ -51,18 +63,6 @@ system.physmem.bw_total::cpu.itb.walker            82                       # To
 system.physmem.bw_total::cpu.inst              302279                       # Total bandwidth to/from this memory (bytes/s)
 system.physmem.bw_total::cpu.data             5181500                       # Total bandwidth to/from this memory (bytes/s)
 system.physmem.bw_total::total               54942190                       # Total bandwidth to/from this memory (bytes/s)
-system.realview.nvmem.bytes_read::cpu.inst           20                       # Number of bytes read from this memory
-system.realview.nvmem.bytes_read::total            20                       # Number of bytes read from this memory
-system.realview.nvmem.bytes_inst_read::cpu.inst           20                       # Number of instructions bytes read from this memory
-system.realview.nvmem.bytes_inst_read::total           20                       # Number of instructions bytes read from this memory
-system.realview.nvmem.num_reads::cpu.inst            5                       # Number of read requests responded to by this memory
-system.realview.nvmem.num_reads::total              5                       # Number of read requests responded to by this memory
-system.realview.nvmem.bw_read::cpu.inst             9                       # Total read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_read::total                9                       # Total read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_inst_read::cpu.inst            9                       # Instruction read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_inst_read::total            9                       # Instruction read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_total::cpu.inst            9                       # Total bandwidth to/from this memory (bytes/s)
-system.realview.nvmem.bw_total::total               9                       # Total bandwidth to/from this memory (bytes/s)
 system.membus.throughput                     55969605                       # Throughput (bytes/s)
 system.membus.data_through_bus              130566470                       # Total data (bytes)
 system.membus.snoop_data_through_bus                0                       # Total snoop data (bytes)
@@ -181,6 +181,7 @@ system.cpu.num_idle_cycles               4586822073.007145
 system.cpu.num_busy_cycles               78798465.992855                       # Number of busy cycles
 system.cpu.not_idle_fraction                 0.016889                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                     0.983111                       # Percentage of idle cycles
+system.cpu.Branches                          10298723                       # Number of branches fetched
 system.cpu.kern.inst.arm                            0                       # number of arm instructions executed
 system.cpu.kern.inst.quiesce                    82795                       # number of quiesce instructions executed
 system.cpu.icache.tags.replacements            850590                       # number of replacements
index 6ed9b7b4500b10b41e25904258a5b8a5e95d3db2..dfe5d9e9590d81ed7eb33a39d4e7c63d6b10f60c 100644 (file)
@@ -4,15 +4,33 @@ sim_seconds                                  1.196139                       # Nu
 sim_ticks                                1196139241000                       # Number of ticks simulated
 final_tick                               1196139241000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                 553961                       # Simulator instruction rate (inst/s)
-host_op_rate                                   705843                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                            10781179789                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 425360                       # Number of bytes of host memory used
-host_seconds                                   110.95                       # Real time elapsed on the host
+host_inst_rate                                 363491                       # Simulator instruction rate (inst/s)
+host_op_rate                                   463152                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                             7074263356                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 480032                       # Number of bytes of host memory used
+host_seconds                                   169.08                       # Real time elapsed on the host
 sim_insts                                    61460236                       # Number of instructions simulated
 sim_ops                                      78311148                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
 system.clk_domain.clock                          1000                       # Clock period in ticks
+system.realview.nvmem.bytes_read::cpu0.inst           20                       # Number of bytes read from this memory
+system.realview.nvmem.bytes_read::cpu1.inst           48                       # Number of bytes read from this memory
+system.realview.nvmem.bytes_read::total            68                       # Number of bytes read from this memory
+system.realview.nvmem.bytes_inst_read::cpu0.inst           20                       # Number of instructions bytes read from this memory
+system.realview.nvmem.bytes_inst_read::cpu1.inst           48                       # Number of instructions bytes read from this memory
+system.realview.nvmem.bytes_inst_read::total           68                       # Number of instructions bytes read from this memory
+system.realview.nvmem.num_reads::cpu0.inst            5                       # Number of read requests responded to by this memory
+system.realview.nvmem.num_reads::cpu1.inst           12                       # Number of read requests responded to by this memory
+system.realview.nvmem.num_reads::total             17                       # Number of read requests responded to by this memory
+system.realview.nvmem.bw_read::cpu0.inst           17                       # Total read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_read::cpu1.inst           40                       # Total read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_read::total               57                       # Total read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_inst_read::cpu0.inst           17                       # Instruction read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_inst_read::cpu1.inst           40                       # Instruction read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_inst_read::total           57                       # Instruction read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_total::cpu0.inst           17                       # Total bandwidth to/from this memory (bytes/s)
+system.realview.nvmem.bw_total::cpu1.inst           40                       # Total bandwidth to/from this memory (bytes/s)
+system.realview.nvmem.bw_total::total              57                       # Total bandwidth to/from this memory (bytes/s)
 system.physmem.bytes_read::realview.clcd     51904512                       # Number of bytes read from this memory
 system.physmem.bytes_read::cpu0.dtb.walker           64                       # Number of bytes read from this memory
 system.physmem.bytes_read::cpu0.itb.walker          128                       # Number of bytes read from this memory
@@ -610,24 +628,6 @@ system.physmem.writeRowHitRate                  83.49                       # Ro
 system.physmem.avgGap                       160007.15                       # Average gap between requests
 system.physmem.pageHitRate                      98.90                       # Row buffer hit rate, read and write combined
 system.physmem.prechargeAllPercent               4.90                       # Percentage of time for which DRAM has all the banks in precharge state
-system.realview.nvmem.bytes_read::cpu0.inst           20                       # Number of bytes read from this memory
-system.realview.nvmem.bytes_read::cpu1.inst           48                       # Number of bytes read from this memory
-system.realview.nvmem.bytes_read::total            68                       # Number of bytes read from this memory
-system.realview.nvmem.bytes_inst_read::cpu0.inst           20                       # Number of instructions bytes read from this memory
-system.realview.nvmem.bytes_inst_read::cpu1.inst           48                       # Number of instructions bytes read from this memory
-system.realview.nvmem.bytes_inst_read::total           68                       # Number of instructions bytes read from this memory
-system.realview.nvmem.num_reads::cpu0.inst            5                       # Number of read requests responded to by this memory
-system.realview.nvmem.num_reads::cpu1.inst           12                       # Number of read requests responded to by this memory
-system.realview.nvmem.num_reads::total             17                       # Number of read requests responded to by this memory
-system.realview.nvmem.bw_read::cpu0.inst           17                       # Total read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_read::cpu1.inst           40                       # Total read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_read::total               57                       # Total read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_inst_read::cpu0.inst           17                       # Instruction read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_inst_read::cpu1.inst           40                       # Instruction read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_inst_read::total           57                       # Instruction read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_total::cpu0.inst           17                       # Total bandwidth to/from this memory (bytes/s)
-system.realview.nvmem.bw_total::cpu1.inst           40                       # Total bandwidth to/from this memory (bytes/s)
-system.realview.nvmem.bw_total::total              57                       # Total bandwidth to/from this memory (bytes/s)
 system.membus.throughput                     59936382                       # Throughput (bytes/s)
 system.membus.trans_dist::ReadReq             7703367                       # Transaction distribution
 system.membus.trans_dist::ReadResp            7703367                       # Transaction distribution
@@ -1396,6 +1396,7 @@ system.cpu0.num_idle_cycles              2246536230.490122
 system.cpu0.num_busy_cycles              145742251.509878                       # Number of busy cycles
 system.cpu0.not_idle_fraction                0.060922                       # Percentage of non-idle cycles
 system.cpu0.idle_fraction                    0.939078                       # Percentage of idle cycles
+system.cpu0.Branches                          5599941                       # Number of branches fetched
 system.cpu0.kern.inst.arm                           0                       # number of arm instructions executed
 system.cpu0.kern.inst.quiesce                   46939                       # number of quiesce instructions executed
 system.cpu0.icache.tags.replacements           424872                       # number of replacements
@@ -1758,6 +1759,7 @@ system.cpu1.num_idle_cycles              1874235342.195830
 system.cpu1.num_busy_cycles              516568442.804169                       # Number of busy cycles
 system.cpu1.not_idle_fraction                0.216065                       # Percentage of non-idle cycles
 system.cpu1.idle_fraction                    0.783935                       # Percentage of idle cycles
+system.cpu1.Branches                          4947677                       # Number of branches fetched
 system.cpu1.kern.inst.arm                           0                       # number of arm instructions executed
 system.cpu1.kern.inst.quiesce                   44317                       # number of quiesce instructions executed
 system.cpu1.icache.tags.replacements           469929                       # number of replacements
index 9cf325a75985b43749da1bb1d4061b44c28624e2..48b4550799fc1accf6a1d260af23580a705ebd0c 100644 (file)
@@ -4,15 +4,27 @@ sim_seconds                                  2.616536                       # Nu
 sim_ticks                                2616536483000                       # Number of ticks simulated
 final_tick                               2616536483000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                 506890                       # Simulator instruction rate (inst/s)
-host_op_rate                                   645039                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                            22032386663                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 421264                       # Number of bytes of host memory used
-host_seconds                                   118.76                       # Real time elapsed on the host
+host_inst_rate                                 317845                       # Simulator instruction rate (inst/s)
+host_op_rate                                   404472                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                            13815397020                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 476964                       # Number of bytes of host memory used
+host_seconds                                   189.39                       # Real time elapsed on the host
 sim_insts                                    60197590                       # Number of instructions simulated
 sim_ops                                      76603983                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
 system.clk_domain.clock                          1000                       # Clock period in ticks
+system.realview.nvmem.bytes_read::cpu.inst           20                       # Number of bytes read from this memory
+system.realview.nvmem.bytes_read::total            20                       # Number of bytes read from this memory
+system.realview.nvmem.bytes_inst_read::cpu.inst           20                       # Number of instructions bytes read from this memory
+system.realview.nvmem.bytes_inst_read::total           20                       # Number of instructions bytes read from this memory
+system.realview.nvmem.num_reads::cpu.inst            5                       # Number of read requests responded to by this memory
+system.realview.nvmem.num_reads::total              5                       # Number of read requests responded to by this memory
+system.realview.nvmem.bw_read::cpu.inst             8                       # Total read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_read::total                8                       # Total read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_inst_read::cpu.inst            8                       # Instruction read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_inst_read::total            8                       # Instruction read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_total::cpu.inst            8                       # Total bandwidth to/from this memory (bytes/s)
+system.realview.nvmem.bw_total::total               8                       # Total bandwidth to/from this memory (bytes/s)
 system.physmem.bytes_read::realview.clcd    122683392                       # Number of bytes read from this memory
 system.physmem.bytes_read::cpu.dtb.walker          320                       # Number of bytes read from this memory
 system.physmem.bytes_read::cpu.itb.walker          128                       # Number of bytes read from this memory
@@ -639,18 +651,6 @@ system.physmem.writeRowHitRate                  85.22                       # Ro
 system.physmem.avgGap                       160458.16                       # Average gap between requests
 system.physmem.pageHitRate                      99.43                       # Row buffer hit rate, read and write combined
 system.physmem.prechargeAllPercent               2.19                       # Percentage of time for which DRAM has all the banks in precharge state
-system.realview.nvmem.bytes_read::cpu.inst           20                       # Number of bytes read from this memory
-system.realview.nvmem.bytes_read::total            20                       # Number of bytes read from this memory
-system.realview.nvmem.bytes_inst_read::cpu.inst           20                       # Number of instructions bytes read from this memory
-system.realview.nvmem.bytes_inst_read::total           20                       # Number of instructions bytes read from this memory
-system.realview.nvmem.num_reads::cpu.inst            5                       # Number of read requests responded to by this memory
-system.realview.nvmem.num_reads::total              5                       # Number of read requests responded to by this memory
-system.realview.nvmem.bw_read::cpu.inst             8                       # Total read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_read::total                8                       # Total read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_inst_read::cpu.inst            8                       # Instruction read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_inst_read::total            8                       # Instruction read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_total::cpu.inst            8                       # Total bandwidth to/from this memory (bytes/s)
-system.realview.nvmem.bw_total::total               8                       # Total bandwidth to/from this memory (bytes/s)
 system.membus.throughput                     54116538                       # Throughput (bytes/s)
 system.membus.trans_dist::ReadReq            16546563                       # Transaction distribution
 system.membus.trans_dist::ReadResp           16546563                       # Transaction distribution
@@ -920,6 +920,7 @@ system.cpu.num_idle_cycles               4581527140.608249
 system.cpu.num_busy_cycles               651545825.391751                       # Number of busy cycles
 system.cpu.not_idle_fraction                 0.124505                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                     0.875495                       # Percentage of idle cycles
+system.cpu.Branches                          10308279                       # Number of branches fetched
 system.cpu.kern.inst.arm                            0                       # number of arm instructions executed
 system.cpu.kern.inst.quiesce                    83016                       # number of quiesce instructions executed
 system.cpu.icache.tags.replacements            856260                       # number of replacements
index 9511fe4d974d2cb576ba9be4afbbdcf879ca8340..4226653cc436e82dd42518a63fb6a8b67afd409f 100644 (file)
@@ -365,6 +365,7 @@ system.cpu0.num_idle_cycles              4553702806.473283
 system.cpu0.num_busy_cycles              79951892.526717                       # Number of busy cycles
 system.cpu0.not_idle_fraction                0.017255                       # Percentage of non-idle cycles
 system.cpu0.idle_fraction                    0.982745                       # Percentage of idle cycles
+system.cpu0.Branches                          5613939                       # Number of branches fetched
 system.cpu0.kern.inst.arm                           0                       # number of arm instructions executed
 system.cpu0.kern.inst.quiesce                   82795                       # number of quiesce instructions executed
 system.cpu0.icache.tags.replacements           850590                       # number of replacements
@@ -632,6 +633,7 @@ system.cpu1.num_idle_cycles              4215699127.014197
 system.cpu1.num_busy_cycles              62272692.985803                       # Number of busy cycles
 system.cpu1.not_idle_fraction                0.014557                       # Percentage of non-idle cycles
 system.cpu1.idle_fraction                    0.985443                       # Percentage of idle cycles
+system.cpu1.Branches                          4684784                       # Number of branches fetched
 system.cpu1.kern.inst.arm                           0                       # number of arm instructions executed
 system.cpu1.kern.inst.quiesce                       0                       # number of quiesce instructions executed
 system.iocache.tags.replacements                    0                       # number of replacements
index 168ad24c15df6ea6485e45dd103ff755a3c18926..291aa5d2a34eb2b50cf52b3fedff4b43b95a1848 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  5.112126                       # Nu
 sim_ticks                                5112126264500                       # Number of ticks simulated
 final_tick                               5112126264500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                1777208                       # Simulator instruction rate (inst/s)
-host_op_rate                                  3638722                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                            45442487875                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 590176                       # Number of bytes of host memory used
-host_seconds                                   112.50                       # Real time elapsed on the host
+host_inst_rate                                1019778                       # Simulator instruction rate (inst/s)
+host_op_rate                                  2087932                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                            26075321841                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 640200                       # Number of bytes of host memory used
+host_seconds                                   196.05                       # Real time elapsed on the host
 sim_insts                                   199929810                       # Number of instructions simulated
 sim_ops                                     409343850                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -140,6 +140,7 @@ system.cpu.num_idle_cycles               9770518213.691833
 system.cpu.num_busy_cycles               453735690.308166                       # Number of busy cycles
 system.cpu.not_idle_fraction                 0.044378                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                     0.955622                       # Percentage of idle cycles
+system.cpu.Branches                          43125514                       # Number of branches fetched
 system.cpu.kern.inst.arm                            0                       # number of arm instructions executed
 system.cpu.kern.inst.quiesce                        0                       # number of quiesce instructions executed
 system.cpu.icache.tags.replacements            790558                       # number of replacements
index b371db56a307dc4f1cedf47080769e19980c12dc..64ad0ab7f29002879e8b7dcdf30c898fcb4158c6 100644 (file)
@@ -649,6 +649,7 @@ system.cpu.num_idle_cycles               9785238216.998117
 system.cpu.num_busy_cycles               607542143.001883                       # Number of busy cycles
 system.cpu.not_idle_fraction                 0.058458                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                     0.941542                       # Percentage of idle cycles
+system.cpu.Branches                          26307103                       # Number of branches fetched
 system.cpu.kern.inst.arm                            0                       # number of arm instructions executed
 system.cpu.kern.inst.quiesce                        0                       # number of quiesce instructions executed
 system.cpu.icache.tags.replacements            788090                       # number of replacements
index cf63db341bd659f57f81c624ebf20bd29fbf169a..813f51271ae5f8af82654e55b02402eb8f518da4 100644 (file)
@@ -112,6 +112,7 @@ testsys.cpu.num_idle_cycles              380542207.362158
 testsys.cpu.num_busy_cycles              20262547.637842                       # Number of busy cycles
 testsys.cpu.not_idle_fraction                0.050555                       # Percentage of non-idle cycles
 testsys.cpu.idle_fraction                    0.949445                       # Percentage of idle cycles
+testsys.cpu.Branches                          2929848                       # Number of branches fetched
 testsys.cpu.kern.inst.arm                           0                       # number of arm instructions executed
 testsys.cpu.kern.inst.quiesce                   19580                       # number of quiesce instructions executed
 testsys.cpu.kern.inst.hwrei                    153667                       # number of hwrei instructions executed
@@ -334,6 +335,7 @@ drivesys.cpu.num_idle_cycles             782579974.227931
 drivesys.cpu.num_busy_cycles             19051473.772069                       # Number of busy cycles
 drivesys.cpu.not_idle_fraction               0.023766                       # Percentage of non-idle cycles
 drivesys.cpu.idle_fraction                   0.976234                       # Percentage of idle cycles
+drivesys.cpu.Branches                         2793313                       # Number of branches fetched
 drivesys.cpu.kern.inst.arm                          0                       # number of arm instructions executed
 drivesys.cpu.kern.inst.quiesce                  19876                       # number of quiesce instructions executed
 drivesys.cpu.kern.inst.hwrei                   143591                       # number of hwrei instructions executed
@@ -453,11 +455,11 @@ sim_seconds                                  0.000407                       # Nu
 sim_ticks                                   407341500                       # Number of ticks simulated
 final_tick                               4321621592000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                            11306223920                       # Simulator instruction rate (inst/s)
-host_op_rate                              11302970418                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                             8786485437                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 473604                       # Number of bytes of host memory used
-host_seconds                                     0.05                       # Real time elapsed on the host
+host_inst_rate                             6913599452                       # Simulator instruction rate (inst/s)
+host_op_rate                               6911980937                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                             5373353780                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 524140                       # Number of bytes of host memory used
+host_seconds                                     0.08                       # Real time elapsed on the host
 sim_insts                                   523862353                       # Number of instructions simulated
 sim_ops                                     523862353                       # Number of ops (including micro ops) simulated
 testsys.voltage_domain.voltage                      1                       # Voltage in Volts
@@ -558,6 +560,7 @@ testsys.cpu.num_idle_cycles              784609.171892                       # N
 testsys.cpu.num_busy_cycles              36406.828108                       # Number of busy cycles
 testsys.cpu.not_idle_fraction                0.044344                       # Percentage of non-idle cycles
 testsys.cpu.idle_fraction                    0.955656                       # Percentage of idle cycles
+testsys.cpu.Branches                             5238                       # Number of branches fetched
 testsys.cpu.kern.inst.arm                           0                       # number of arm instructions executed
 testsys.cpu.kern.inst.quiesce                      40                       # number of quiesce instructions executed
 testsys.cpu.kern.inst.hwrei                       295                       # number of hwrei instructions executed
@@ -731,6 +734,7 @@ drivesys.cpu.num_idle_cycles             1590157.359061                       #
 drivesys.cpu.num_busy_cycles             36082.640939                       # Number of busy cycles
 drivesys.cpu.not_idle_fraction               0.022188                       # Percentage of non-idle cycles
 drivesys.cpu.idle_fraction                   0.977812                       # Percentage of idle cycles
+drivesys.cpu.Branches                            5243                       # Number of branches fetched
 drivesys.cpu.kern.inst.arm                          0                       # number of arm instructions executed
 drivesys.cpu.kern.inst.quiesce                     41                       # number of quiesce instructions executed
 drivesys.cpu.kern.inst.hwrei                      295                       # number of hwrei instructions executed
index 26873a78e944ba5f77f866507cfabdee153ec668..53f3ae2a8d150226ba61501cdcaa11d40cf82756 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000003                       # Nu
 sim_ticks                                     3208000                       # Number of ticks simulated
 final_tick                                    3208000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                  44230                       # Simulator instruction rate (inst/s)
-host_op_rate                                    44225                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                               22200446                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 220024                       # Number of bytes of host memory used
-host_seconds                                     0.14                       # Real time elapsed on the host
+host_inst_rate                                 105446                       # Simulator instruction rate (inst/s)
+host_op_rate                                   105415                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                               52907298                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 268408                       # Number of bytes of host memory used
+host_seconds                                     0.06                       # Real time elapsed on the host
 sim_insts                                        6390                       # Number of instructions simulated
 sim_ops                                          6390                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -94,5 +94,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                       6417                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                              1050                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index 9dc55b67ca430c79d232e041db2fcb8c5c857153..761e8d7f0c2ad4d38987f821bb97461b6092990d 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000139                       # Nu
 sim_ticks                                      138616                       # Number of ticks simulated
 final_tick                                     138616                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                   1000000000                       # Frequency of simulated ticks
-host_inst_rate                                  26295                       # Simulator instruction rate (inst/s)
-host_op_rate                                    26294                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                                 570348                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 126360                       # Number of bytes of host memory used
-host_seconds                                     0.24                       # Real time elapsed on the host
+host_inst_rate                                  22907                       # Simulator instruction rate (inst/s)
+host_op_rate                                    22905                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                                 496843                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 174712                       # Number of bytes of host memory used
+host_seconds                                     0.28                       # Real time elapsed on the host
 sim_insts                                        6390                       # Number of instructions simulated
 sim_ops                                          6390                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -209,6 +209,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                     138616                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                              1050                       # Number of branches fetched
 system.ruby.network.routers0.throttle0.link_utilization     5.369871                      
 system.ruby.network.routers0.throttle0.msg_count.Request_Control::0         1041                      
 system.ruby.network.routers0.throttle0.msg_count.Response_Data::1         1490                      
index 97b9e8b9897434009eea84ba91696f5befe7576d..3a3645fb47dfab0395ec4c6e2b1256410ee0ae33 100644 (file)
@@ -4,10 +4,10 @@ sim_seconds                                  0.000118                       # Nu
 sim_ticks                                      117611                       # Number of ticks simulated
 final_tick                                     117611                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                   1000000000                       # Frequency of simulated ticks
-host_inst_rate                                  23182                       # Simulator instruction rate (inst/s)
-host_op_rate                                    23181                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                                 426626                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 130676                       # Number of bytes of host memory used
+host_inst_rate                                  22851                       # Simulator instruction rate (inst/s)
+host_op_rate                                    22850                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                                 420529                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 177976                       # Number of bytes of host memory used
 host_seconds                                     0.28                       # Real time elapsed on the host
 sim_insts                                        6390                       # Number of instructions simulated
 sim_ops                                          6390                       # Number of ops (including micro ops) simulated
@@ -199,6 +199,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                     117611                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                              1050                       # Number of branches fetched
 system.ruby.network.routers0.throttle0.link_utilization     5.786874                      
 system.ruby.network.routers0.throttle0.msg_count.Response_Data::2         1109                      
 system.ruby.network.routers0.throttle0.msg_count.ResponseL2hit_Data::2          253                      
index 47e7c5bb630e7b1c40770184b8cac04926e15f77..b5c621d62c35e4404e51f90328b548f3f58544b6 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000114                       # Nu
 sim_ticks                                      113627                       # Number of ticks simulated
 final_tick                                     113627                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                   1000000000                       # Frequency of simulated ticks
-host_inst_rate                                  25426                       # Simulator instruction rate (inst/s)
-host_op_rate                                    25424                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                                 452072                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 127540                       # Number of bytes of host memory used
-host_seconds                                     0.25                       # Real time elapsed on the host
+host_inst_rate                                  33215                       # Simulator instruction rate (inst/s)
+host_op_rate                                    33212                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                                 590518                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 174836                       # Number of bytes of host memory used
+host_seconds                                     0.19                       # Real time elapsed on the host
 sim_insts                                        6390                       # Number of instructions simulated
 sim_ops                                          6390                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -185,6 +185,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                     113627                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                              1050                       # Number of branches fetched
 system.ruby.network.routers0.throttle0.link_utilization     5.473611                      
 system.ruby.network.routers0.throttle0.msg_count.Response_Data::4         1178                      
 system.ruby.network.routers0.throttle0.msg_count.ResponseL2hit_Data::4          204                      
index afdd49affd10da4ba010a33e68dfb47f1c6c1945..7a51fb6d2b0c51e946378b3467dd52d17bb1d9f8 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000093                       # Nu
 sim_ticks                                       93341                       # Number of ticks simulated
 final_tick                                      93341                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                   1000000000                       # Frequency of simulated ticks
-host_inst_rate                                  34391                       # Simulator instruction rate (inst/s)
-host_op_rate                                    34389                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                                 502293                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 127476                       # Number of bytes of host memory used
-host_seconds                                     0.19                       # Real time elapsed on the host
+host_inst_rate                                  36927                       # Simulator instruction rate (inst/s)
+host_op_rate                                    36923                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                                 539288                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 175784                       # Number of bytes of host memory used
+host_seconds                                     0.17                       # Real time elapsed on the host
 sim_insts                                        6390                       # Number of instructions simulated
 sim_ops                                          6390                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -184,6 +184,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                      93341                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                              1050                       # Number of branches fetched
 system.ruby.network.routers0.throttle0.link_utilization     6.199848                      
 system.ruby.network.routers0.throttle0.msg_count.Response_Data::4         1159                      
 system.ruby.network.routers0.throttle0.msg_count.Writeback_Control::3         1143                      
index 19e4fff41cc12880830dd76268484702c179c7e0..8955920f6c765fe81f6684293419b9b160c05260 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000144                       # Nu
 sim_ticks                                      143853                       # Number of ticks simulated
 final_tick                                     143853                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                   1000000000                       # Frequency of simulated ticks
-host_inst_rate                                  41580                       # Simulator instruction rate (inst/s)
-host_op_rate                                    41576                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                                 935887                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 126996                       # Number of bytes of host memory used
-host_seconds                                     0.15                       # Real time elapsed on the host
+host_inst_rate                                  33822                       # Simulator instruction rate (inst/s)
+host_op_rate                                    33819                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                                 761273                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 174328                       # Number of bytes of host memory used
+host_seconds                                     0.19                       # Real time elapsed on the host
 sim_insts                                        6390                       # Number of instructions simulated
 sim_ops                                          6390                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -159,6 +159,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                     143853                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                              1050                       # Number of branches fetched
 system.ruby.network.routers0.throttle0.link_utilization     6.011692                      
 system.ruby.network.routers0.throttle0.msg_count.Response_Data::4         1730                      
 system.ruby.network.routers0.throttle0.msg_count.Writeback_Control::3         1726                      
index 84f056accf6918c32c8ee7f00f15c5c2ba88554b..72bd7571cda4e351c952d6dc8fa6c037c9938e68 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000033                       # Nu
 sim_ticks                                    32544000                       # Number of ticks simulated
 final_tick                                   32544000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                  61527                       # Simulator instruction rate (inst/s)
-host_op_rate                                    61510                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                              313188739                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 228704                       # Number of bytes of host memory used
-host_seconds                                     0.10                       # Real time elapsed on the host
+host_inst_rate                                 163681                       # Simulator instruction rate (inst/s)
+host_op_rate                                   163603                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                              832819326                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 277116                       # Number of bytes of host memory used
+host_seconds                                     0.04                       # Real time elapsed on the host
 sim_insts                                        6390                       # Number of instructions simulated
 sim_ops                                          6390                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -100,6 +100,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                      65088                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                              1050                       # Number of branches fetched
 system.cpu.icache.tags.replacements                 0                       # number of replacements
 system.cpu.icache.tags.tagsinuse           127.998991                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs                6122                       # Total number of references to valid blocks.
index 04acc5c7ea34ac17fa8fded8974763de0c9b73f5..2cd66ec8ae952b0f10cd87343cbf132b262a1a72 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000001                       # Nu
 sim_ticks                                     1297500                       # Number of ticks simulated
 final_tick                                    1297500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                  31206                       # Simulator instruction rate (inst/s)
-host_op_rate                                    31196                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                               15701703                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 219708                       # Number of bytes of host memory used
-host_seconds                                     0.08                       # Real time elapsed on the host
+host_inst_rate                                  59390                       # Simulator instruction rate (inst/s)
+host_op_rate                                    59366                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                               29878318                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 267100                       # Number of bytes of host memory used
+host_seconds                                     0.04                       # Real time elapsed on the host
 sim_insts                                        2577                       # Number of instructions simulated
 sim_ops                                          2577                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -94,5 +94,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                       2596                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                               396                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index 96547c7d5f50e227ce88f74823019118aaaddeff..32cd3394392d5dce20d1691a22ecf55ef7fc99b3 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000053                       # Nu
 sim_ticks                                       52548                       # Number of ticks simulated
 final_tick                                      52548                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                   1000000000                       # Frequency of simulated ticks
-host_inst_rate                                  25744                       # Simulator instruction rate (inst/s)
-host_op_rate                                    25740                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                                 524809                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 124924                       # Number of bytes of host memory used
-host_seconds                                     0.10                       # Real time elapsed on the host
+host_inst_rate                                  18733                       # Simulator instruction rate (inst/s)
+host_op_rate                                    18730                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                                 381878                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 173280                       # Number of bytes of host memory used
+host_seconds                                     0.14                       # Real time elapsed on the host
 sim_insts                                        2577                       # Number of instructions simulated
 sim_ops                                          2577                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -208,6 +208,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                      52548                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                               396                       # Number of branches fetched
 system.ruby.network.routers0.throttle0.link_utilization     5.426467                      
 system.ruby.network.routers0.throttle0.msg_count.Request_Control::0          431                      
 system.ruby.network.routers0.throttle0.msg_count.Response_Data::1          572                      
index b3553454da9b22d2a4f839cd13c247bf68b1136a..0ccaf16684a78819c9dcc141b4749f56cbb63bb3 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000045                       # Nu
 sim_ticks                                       44968                       # Number of ticks simulated
 final_tick                                      44968                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                   1000000000                       # Frequency of simulated ticks
-host_inst_rate                                  17948                       # Simulator instruction rate (inst/s)
-host_op_rate                                    17946                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                                 313128                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 128348                       # Number of bytes of host memory used
-host_seconds                                     0.14                       # Real time elapsed on the host
+host_inst_rate                                  20165                       # Simulator instruction rate (inst/s)
+host_op_rate                                    20162                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                                 351768                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 175636                       # Number of bytes of host memory used
+host_seconds                                     0.13                       # Real time elapsed on the host
 sim_insts                                        2577                       # Number of instructions simulated
 sim_ops                                          2577                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -199,6 +199,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                      44968                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                               396                       # Number of branches fetched
 system.ruby.network.routers0.throttle0.link_utilization     5.661804                      
 system.ruby.network.routers0.throttle0.msg_count.Response_Data::2          423                      
 system.ruby.network.routers0.throttle0.msg_count.ResponseL2hit_Data::2           87                      
index 0c82e32e7773d974631181cd4f767e17654f247d..40fe0873433869283da96cf07a76cea0761cc060 100644 (file)
@@ -4,10 +4,10 @@ sim_seconds                                  0.000043                       # Nu
 sim_ticks                                       43073                       # Number of ticks simulated
 final_tick                                      43073                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                   1000000000                       # Frequency of simulated ticks
-host_inst_rate                                  26553                       # Simulator instruction rate (inst/s)
-host_op_rate                                    26550                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                                 443703                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 126100                       # Number of bytes of host memory used
+host_inst_rate                                  26989                       # Simulator instruction rate (inst/s)
+host_op_rate                                    26984                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                                 450937                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 173396                       # Number of bytes of host memory used
 host_seconds                                     0.10                       # Real time elapsed on the host
 sim_insts                                        2577                       # Number of instructions simulated
 sim_ops                                          2577                       # Number of ops (including micro ops) simulated
@@ -185,6 +185,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                      43073                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                               396                       # Number of branches fetched
 system.ruby.network.routers0.throttle0.link_utilization     5.412904                      
 system.ruby.network.routers0.throttle0.msg_count.Response_Data::4          448                      
 system.ruby.network.routers0.throttle0.msg_count.ResponseL2hit_Data::4           70                      
index fe7ac0efacc4248ac97eba97c5de454424a259b0..7c03420298a562fb7b332c11198cc4a0bf25c1db 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000035                       # Nu
 sim_ticks                                       35432                       # Number of ticks simulated
 final_tick                                      35432                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                   1000000000                       # Frequency of simulated ticks
-host_inst_rate                                  28350                       # Simulator instruction rate (inst/s)
-host_op_rate                                    28346                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                                 389675                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 126044                       # Number of bytes of host memory used
-host_seconds                                     0.09                       # Real time elapsed on the host
+host_inst_rate                                  26797                       # Simulator instruction rate (inst/s)
+host_op_rate                                    26791                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                                 368294                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 174352                       # Number of bytes of host memory used
+host_seconds                                     0.10                       # Real time elapsed on the host
 sim_insts                                        2577                       # Number of instructions simulated
 sim_ops                                          2577                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -183,6 +183,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                      35432                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                               396                       # Number of branches fetched
 system.ruby.network.routers0.throttle0.link_utilization     6.200610                      
 system.ruby.network.routers0.throttle0.msg_count.Response_Data::4          441                      
 system.ruby.network.routers0.throttle0.msg_count.Writeback_Control::3          425                      
index 845b4481e5967d7f2d96fd46f7a971060c212513..97736bd696f4eda0b99aaf1a59759e96710995ad 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000052                       # Nu
 sim_ticks                                       52498                       # Number of ticks simulated
 final_tick                                      52498                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                   1000000000                       # Frequency of simulated ticks
-host_inst_rate                                  24935                       # Simulator instruction rate (inst/s)
-host_op_rate                                    24932                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                                 507835                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 124536                       # Number of bytes of host memory used
-host_seconds                                     0.10                       # Real time elapsed on the host
+host_inst_rate                                  23247                       # Simulator instruction rate (inst/s)
+host_op_rate                                    23243                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                                 473432                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 172892                       # Number of bytes of host memory used
+host_seconds                                     0.11                       # Real time elapsed on the host
 sim_insts                                        2577                       # Number of instructions simulated
 sim_ops                                          2577                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -158,6 +158,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                      52498                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                               396                       # Number of branches fetched
 system.ruby.network.routers0.throttle0.link_utilization     5.958322                      
 system.ruby.network.routers0.throttle0.msg_count.Response_Data::4          626                      
 system.ruby.network.routers0.throttle0.msg_count.Writeback_Control::3          622                      
index 3fc7cd393a459df54a1903c21a242379e9114ae4..4ab5ef7240d9a2acf78435512641efa685a2efe0 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000017                       # Nu
 sim_ticks                                    16524000                       # Number of ticks simulated
 final_tick                                   16524000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                  33204                       # Simulator instruction rate (inst/s)
-host_op_rate                                    33192                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                              212757424                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 228444                       # Number of bytes of host memory used
-host_seconds                                     0.08                       # Real time elapsed on the host
+host_inst_rate                                  56666                       # Simulator instruction rate (inst/s)
+host_op_rate                                    56644                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                              363064230                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 275808                       # Number of bytes of host memory used
+host_seconds                                     0.05                       # Real time elapsed on the host
 sim_insts                                        2577                       # Number of instructions simulated
 sim_ops                                          2577                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -100,6 +100,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                      33048                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                               396                       # Number of branches fetched
 system.cpu.icache.tags.replacements                 0                       # number of replacements
 system.cpu.icache.tags.tagsinuse            80.050296                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs                2423                       # Total number of references to valid blocks.
index a171618e940e3c0a490f4b5783d08f9be235e92b..e746c690fbd7309f99828f81ff9ee4695c56b09f 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000003                       # Nu
 sim_ticks                                     2870500                       # Number of ticks simulated
 final_tick                                    2870500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                 147367                       # Simulator instruction rate (inst/s)
-host_op_rate                                   183813                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                               92059834                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 256900                       # Number of bytes of host memory used
-host_seconds                                     0.03                       # Real time elapsed on the host
+host_inst_rate                                  97101                       # Simulator instruction rate (inst/s)
+host_op_rate                                   121123                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                               60664840                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 311632                       # Number of bytes of host memory used
+host_seconds                                     0.05                       # Real time elapsed on the host
 sim_insts                                        4591                       # Number of instructions simulated
 sim_ops                                          5729                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -233,5 +233,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                       5742                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                              1007                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index 3aa0b8e66518bac58562c0893f8434d46fa0ee93..584aefadab65ea8cba1a0b1c1814e559d45dc367 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000003                       # Nu
 sim_ticks                                     2870500                       # Number of ticks simulated
 final_tick                                    2870500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                 135849                       # Simulator instruction rate (inst/s)
-host_op_rate                                   169454                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                               84871687                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 256868                       # Number of bytes of host memory used
-host_seconds                                     0.03                       # Real time elapsed on the host
+host_inst_rate                                  82560                       # Simulator instruction rate (inst/s)
+host_op_rate                                   102991                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                               51587489                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 311624                       # Number of bytes of host memory used
+host_seconds                                     0.06                       # Real time elapsed on the host
 sim_insts                                        4591                       # Number of instructions simulated
 sim_ops                                          5729                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -146,5 +146,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                       5742                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                              1007                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index 47befeaab77e38ea6ca922e159ec01328ebc50ab..3e831f55e0b95b503ccdafb52f1b36a98a4c490e 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000026                       # Nu
 sim_ticks                                    25969000                       # Number of ticks simulated
 final_tick                                   25969000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                 122117                       # Simulator instruction rate (inst/s)
-host_op_rate                                   151672                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                              694181161                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 266760                       # Number of bytes of host memory used
-host_seconds                                     0.04                       # Real time elapsed on the host
+host_inst_rate                                  82063                       # Simulator instruction rate (inst/s)
+host_op_rate                                   101927                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                              466514904                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 320464                       # Number of bytes of host memory used
+host_seconds                                     0.06                       # Real time elapsed on the host
 sim_insts                                        4565                       # Number of instructions simulated
 sim_ops                                          5672                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -152,6 +152,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                      51938                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                              1007                       # Number of branches fetched
 system.cpu.icache.tags.replacements                 1                       # number of replacements
 system.cpu.icache.tags.tagsinuse           114.614391                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs                4364                       # Total number of references to valid blocks.
index fb6eb715459c133b768c2a0338c961939027a2a0..b2f335f881f9e1339dd12a685ee2db40975207a1 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000003                       # Nu
 sim_ticks                                     2907000                       # Number of ticks simulated
 final_tick                                    2907000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                  88855                       # Simulator instruction rate (inst/s)
-host_op_rate                                    88837                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                               44409305                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 220784                       # Number of bytes of host memory used
-host_seconds                                     0.07                       # Real time elapsed on the host
+host_inst_rate                                  99853                       # Simulator instruction rate (inst/s)
+host_op_rate                                    99820                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                               49894332                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 269208                       # Number of bytes of host memory used
+host_seconds                                     0.06                       # Real time elapsed on the host
 sim_insts                                        5814                       # Number of instructions simulated
 sim_ops                                          5814                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -80,5 +80,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                       5815                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                               915                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index f6e1459a70059c791688d1ee3c52190ea17794f6..12d80d97492c6892e7bb021a77b0d929b815ece7 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000125                       # Nu
 sim_ticks                                      125334                       # Number of ticks simulated
 final_tick                                     125334                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                   1000000000                       # Frequency of simulated ticks
-host_inst_rate                                  38153                       # Simulator instruction rate (inst/s)
-host_op_rate                                    38149                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                                 822314                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 127760                       # Number of bytes of host memory used
-host_seconds                                     0.15                       # Real time elapsed on the host
+host_inst_rate                                  31744                       # Simulator instruction rate (inst/s)
+host_op_rate                                    31741                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                                 684175                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 176152                       # Number of bytes of host memory used
+host_seconds                                     0.18                       # Real time elapsed on the host
 sim_insts                                        5814                       # Number of instructions simulated
 sim_ops                                          5814                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -145,6 +145,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                     125334                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                               915                       # Number of branches fetched
 system.ruby.network.routers0.throttle0.link_utilization     5.954490                      
 system.ruby.network.routers0.throttle0.msg_count.Response_Data::4         1493                      
 system.ruby.network.routers0.throttle0.msg_count.Writeback_Control::3         1489                      
index bed740225c782b83a79d9dc384672f0302b340d2..d941cff497c8e103d6ebf184194cd11f8d482378 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000032                       # Nu
 sim_ticks                                    31633000                       # Number of ticks simulated
 final_tick                                   31633000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                  65946                       # Simulator instruction rate (inst/s)
-host_op_rate                                    65935                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                              358688094                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 230484                       # Number of bytes of host memory used
-host_seconds                                     0.09                       # Real time elapsed on the host
+host_inst_rate                                 119247                       # Simulator instruction rate (inst/s)
+host_op_rate                                   119199                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                              648290000                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 277916                       # Number of bytes of host memory used
+host_seconds                                     0.05                       # Real time elapsed on the host
 sim_insts                                        5814                       # Number of instructions simulated
 sim_ops                                          5814                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -86,6 +86,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                      63266                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                               915                       # Number of branches fetched
 system.cpu.icache.tags.replacements                13                       # number of replacements
 system.cpu.icache.tags.tagsinuse           132.545353                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs                5513                       # Total number of references to valid blocks.
index a91187fc2bdb40501df0d7fd1273141ee6f72c7c..96c448d8d303db842f6623088a13ea19b9bb4e6c 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000003                       # Nu
 sim_ticks                                     2896000                       # Number of ticks simulated
 final_tick                                    2896000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                  80864                       # Simulator instruction rate (inst/s)
-host_op_rate                                    80849                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                               40410591                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 216708                       # Number of bytes of host memory used
-host_seconds                                     0.07                       # Real time elapsed on the host
+host_inst_rate                                 139089                       # Simulator instruction rate (inst/s)
+host_op_rate                                   138996                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                               69453756                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 265200                       # Number of bytes of host memory used
+host_seconds                                     0.04                       # Real time elapsed on the host
 sim_insts                                        5793                       # Number of instructions simulated
 sim_ops                                          5793                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -80,5 +80,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                       5793                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                              1037                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index ea4a95481302479abfc276623115bf4998e057b2..463649278171a6d7a397177edc10a7515748db1b 100644 (file)
@@ -18,6 +18,7 @@ eventq_index=0
 init_param=0
 kernel=
 load_addr_mask=1099511627775
+load_offset=0
 mem_mode=atomic
 mem_ranges=
 memories=system.physmem
@@ -42,6 +43,7 @@ voltage_domain=system.voltage_domain
 [system.cpu]
 type=AtomicSimpleCPU
 children=dtb interrupts isa itb tracer workload
+branchPred=Null
 checker=Null
 clk_domain=system.cpu_clk_domain
 cpu_id=0
@@ -108,7 +110,7 @@ env=
 errout=cerr
 euid=100
 eventq_index=0
-executable=/dist/test-progs/hello/bin/sparc/linux/hello
+executable=tests/test-progs/hello/bin/sparc/linux/hello
 gid=100
 input=cin
 max_stack_size=67108864
index c85cb4f0795ea25e5c2598012ea98fc560c47515..f0a77f8fabd65b3b26920834643cc7b576bdc3da 100755 (executable)
@@ -1,9 +1,11 @@
+Redirecting stdout to build/SPARC/tests/opt/quick/se/00.hello/sparc/linux/simple-atomic/simout
+Redirecting stderr to build/SPARC/tests/opt/quick/se/00.hello/sparc/linux/simple-atomic/simerr
 gem5 Simulator System.  http://gem5.org
 gem5 is copyrighted software; use the --copyright option for details.
 
-gem5 compiled Jan 22 2014 17:04:27
-gem5 started Jan 22 2014 17:29:22
-gem5 executing on u200540-lin
+gem5 compiled Feb 15 2014 16:11:41
+gem5 started Feb 15 2014 16:12:32
+gem5 executing on ribera.cs.wisc.edu
 command line: build/SPARC/gem5.opt -d build/SPARC/tests/opt/quick/se/00.hello/sparc/linux/simple-atomic -re tests/run.py build/SPARC/tests/opt/quick/se/00.hello/sparc/linux/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
index a26cb726501b11bf591e76e6590e9efd211f1c0c..fd2ae491afc3b33739709dcef82b2a3d5626c894 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000003                       # Nu
 sim_ticks                                     2694500                       # Number of ticks simulated
 final_tick                                    2694500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                  53422                       # Simulator instruction rate (inst/s)
-host_op_rate                                    53415                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                               27014162                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 227132                       # Number of bytes of host memory used
-host_seconds                                     0.10                       # Real time elapsed on the host
+host_inst_rate                                  97647                       # Simulator instruction rate (inst/s)
+host_op_rate                                    97614                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                               49358124                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 275540                       # Number of bytes of host memory used
+host_seconds                                     0.05                       # Real time elapsed on the host
 sim_insts                                        5327                       # Number of instructions simulated
 sim_ops                                          5327                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -62,5 +62,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                       5390                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                              1121                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index cb65490fcf8e19520fa477dc0e30230d03f23860..d08f49a303675dc98055af0b482d68449ab7487d 100644 (file)
@@ -18,6 +18,7 @@ eventq_index=0
 init_param=0
 kernel=
 load_addr_mask=1099511627775
+load_offset=0
 mem_mode=timing
 mem_ranges=0:268435455
 memories=system.physmem
@@ -42,6 +43,7 @@ voltage_domain=system.voltage_domain
 [system.cpu]
 type=TimingSimpleCPU
 children=clk_domain dtb interrupts isa itb tracer workload
+branchPred=Null
 checker=Null
 clk_domain=system.cpu.clk_domain
 cpu_id=0
@@ -107,7 +109,7 @@ env=
 errout=cerr
 euid=100
 eventq_index=0
-executable=/dist/test-progs/hello/bin/sparc/linux/hello
+executable=tests/test-progs/hello/bin/sparc/linux/hello
 gid=100
 input=cin
 max_stack_size=67108864
index a7fbcbb0c95641a9c96888edcab9139497388e20..bc8a5af5d80dde7618c63fcfc1049c8b2dcb728b 100755 (executable)
@@ -1,9 +1,11 @@
+Redirecting stdout to build/SPARC/tests/opt/quick/se/00.hello/sparc/linux/simple-timing-ruby/simout
+Redirecting stderr to build/SPARC/tests/opt/quick/se/00.hello/sparc/linux/simple-timing-ruby/simerr
 gem5 Simulator System.  http://gem5.org
 gem5 is copyrighted software; use the --copyright option for details.
 
-gem5 compiled Jan 22 2014 17:04:27
-gem5 started Jan 22 2014 17:29:33
-gem5 executing on u200540-lin
+gem5 compiled Feb 15 2014 16:11:41
+gem5 started Feb 15 2014 16:12:47
+gem5 executing on ribera.cs.wisc.edu
 command line: build/SPARC/gem5.opt -d build/SPARC/tests/opt/quick/se/00.hello/sparc/linux/simple-timing-ruby -re tests/run.py build/SPARC/tests/opt/quick/se/00.hello/sparc/linux/simple-timing-ruby
 Global frequency set at 1000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
index ff67fbecbb729ebc859447c6800d34233fc705e4..2370dec638b0783725c226d8b7a475a5b333b6e3 100644 (file)
@@ -4,10 +4,10 @@ sim_seconds                                  0.000108                       # Nu
 sim_ticks                                      107952                       # Number of ticks simulated
 final_tick                                     107952                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                   1000000000                       # Frequency of simulated ticks
-host_inst_rate                                  32230                       # Simulator instruction rate (inst/s)
-host_op_rate                                    32227                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                                 653032                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 134144                       # Number of bytes of host memory used
+host_inst_rate                                  31490                       # Simulator instruction rate (inst/s)
+host_op_rate                                    31486                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                                 638004                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 182480                       # Number of bytes of host memory used
 host_seconds                                     0.17                       # Real time elapsed on the host
 sim_insts                                        5327                       # Number of instructions simulated
 sim_ops                                          5327                       # Number of ops (including micro ops) simulated
@@ -127,6 +127,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                     107952                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                              1121                       # Number of branches fetched
 system.ruby.network.routers0.throttle0.link_utilization     5.968393                      
 system.ruby.network.routers0.throttle0.msg_count.Response_Data::4         1289                      
 system.ruby.network.routers0.throttle0.msg_count.Writeback_Control::3         1285                      
index 32f16be8dd21a58cf776a490f412570d0798e911..70dd00dc567565c0b662178df52faa4ca343010d 100644 (file)
@@ -18,6 +18,7 @@ eventq_index=0
 init_param=0
 kernel=
 load_addr_mask=1099511627775
+load_offset=0
 mem_mode=timing
 mem_ranges=
 memories=system.physmem
@@ -42,6 +43,7 @@ voltage_domain=system.voltage_domain
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache interrupts isa itb l2cache toL2Bus tracer workload
+branchPred=Null
 checker=Null
 clk_domain=system.cpu_clk_domain
 cpu_id=0
@@ -217,7 +219,7 @@ env=
 errout=cerr
 euid=100
 eventq_index=0
-executable=/dist/test-progs/hello/bin/sparc/linux/hello
+executable=tests/test-progs/hello/bin/sparc/linux/hello
 gid=100
 input=cin
 max_stack_size=67108864
index 73a8d6161f98fc2340fe36538b3a542e0d204d19..844fde87f69ca7ddc0c4c5b15396962037ab5be9 100755 (executable)
@@ -1,9 +1,11 @@
+Redirecting stdout to build/SPARC/tests/opt/quick/se/00.hello/sparc/linux/simple-timing/simout
+Redirecting stderr to build/SPARC/tests/opt/quick/se/00.hello/sparc/linux/simple-timing/simerr
 gem5 Simulator System.  http://gem5.org
 gem5 is copyrighted software; use the --copyright option for details.
 
-gem5 compiled Jan 22 2014 17:04:27
-gem5 started Jan 22 2014 17:29:24
-gem5 executing on u200540-lin
+gem5 compiled Feb 15 2014 16:11:41
+gem5 started Feb 15 2014 16:11:56
+gem5 executing on ribera.cs.wisc.edu
 command line: build/SPARC/gem5.opt -d build/SPARC/tests/opt/quick/se/00.hello/sparc/linux/simple-timing -re tests/run.py build/SPARC/tests/opt/quick/se/00.hello/sparc/linux/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
index b7dc82e89d892fc66b30658434be1d02e7bdc09b..9e27f540c9e5e084346945d60284179154216d7f 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000028                       # Nu
 sim_ticks                                    27800000                       # Number of ticks simulated
 final_tick                                   27800000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                  44522                       # Simulator instruction rate (inst/s)
-host_op_rate                                    44517                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                              232295322                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 236896                       # Number of bytes of host memory used
-host_seconds                                     0.12                       # Real time elapsed on the host
+host_inst_rate                                  49661                       # Simulator instruction rate (inst/s)
+host_op_rate                                    49653                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                              259077754                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 284248                       # Number of bytes of host memory used
+host_seconds                                     0.11                       # Real time elapsed on the host
 sim_insts                                        5327                       # Number of instructions simulated
 sim_ops                                          5327                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -68,6 +68,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                      55600                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                              1121                       # Number of branches fetched
 system.cpu.icache.tags.replacements                 0                       # number of replacements
 system.cpu.icache.tags.tagsinuse           117.043638                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs                5114                       # Total number of references to valid blocks.
index f285016ae368626358547993798e04b79d43b108..95eaee017898edde7817305e062258040fe2490e 100644 (file)
@@ -4,10 +4,10 @@ sim_seconds                                  0.000006                       # Nu
 sim_ticks                                     5615000                       # Number of ticks simulated
 final_tick                                    5615000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                  57117                       # Simulator instruction rate (inst/s)
-host_op_rate                                   103440                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                               59566456                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 237684                       # Number of bytes of host memory used
+host_inst_rate                                  57597                       # Simulator instruction rate (inst/s)
+host_op_rate                                   104318                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                               60076981                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 286548                       # Number of bytes of host memory used
 host_seconds                                     0.09                       # Real time elapsed on the host
 sim_insts                                        5381                       # Number of instructions simulated
 sim_ops                                          9748                       # Number of ops (including micro ops) simulated
@@ -65,5 +65,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                      11231                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                              1208                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index d7786b69ef6a006289da78cb108f36d22a955120..b20ae7d8891a596c4b414963ee9356134aceacc5 100644 (file)
@@ -18,6 +18,7 @@ eventq_index=0
 init_param=0
 kernel=
 load_addr_mask=1099511627775
+load_offset=0
 mem_mode=timing
 mem_ranges=0:268435455
 memories=system.physmem
@@ -42,6 +43,7 @@ voltage_domain=system.voltage_domain
 [system.cpu]
 type=TimingSimpleCPU
 children=apic_clk_domain clk_domain dtb interrupts isa itb tracer workload
+branchPred=Null
 checker=Null
 clk_domain=system.cpu.clk_domain
 cpu_id=0
@@ -141,7 +143,7 @@ env=
 errout=cerr
 euid=100
 eventq_index=0
-executable=/dist/test-progs/hello/bin/x86/linux/hello
+executable=tests/test-progs/hello/bin/x86/linux/hello
 gid=100
 input=cin
 max_stack_size=67108864
index 53e9ad058c99b9e5cc5dc30b7b38601e16ae4b6d..2e7d64a51124b36b2a07d682e2806b60645f720f 100755 (executable)
@@ -1,9 +1,11 @@
+Redirecting stdout to build/X86/tests/opt/quick/se/00.hello/x86/linux/simple-timing-ruby/simout
+Redirecting stderr to build/X86/tests/opt/quick/se/00.hello/x86/linux/simple-timing-ruby/simerr
 gem5 Simulator System.  http://gem5.org
 gem5 is copyrighted software; use the --copyright option for details.
 
-gem5 compiled Jan 22 2014 17:10:34
-gem5 started Jan 22 2014 17:30:11
-gem5 executing on u200540-lin
+gem5 compiled Feb 15 2014 16:30:59
+gem5 started Feb 15 2014 16:34:58
+gem5 executing on ribera.cs.wisc.edu
 command line: build/X86/gem5.opt -d build/X86/tests/opt/quick/se/00.hello/x86/linux/simple-timing-ruby -re tests/run.py build/X86/tests/opt/quick/se/00.hello/x86/linux/simple-timing-ruby
 Global frequency set at 1000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
index 9b8cf8013b9727dda4592c4d3291dee5b2a05edd..8fc84aed478771cc8d3b01da314e8900442c3698 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000122                       # Nu
 sim_ticks                                      121759                       # Number of ticks simulated
 final_tick                                     121759                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                   1000000000                       # Frequency of simulated ticks
-host_inst_rate                                  33614                       # Simulator instruction rate (inst/s)
-host_op_rate                                    60888                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                                 760469                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 144688                       # Number of bytes of host memory used
-host_seconds                                     0.16                       # Real time elapsed on the host
+host_inst_rate                                  29778                       # Simulator instruction rate (inst/s)
+host_op_rate                                    53940                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                                 673676                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 193492                       # Number of bytes of host memory used
+host_seconds                                     0.18                       # Real time elapsed on the host
 sim_insts                                        5381                       # Number of instructions simulated
 sim_ops                                          9748                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -130,6 +130,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                     121759                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                              1208                       # Number of branches fetched
 system.ruby.network.routers0.throttle0.link_utilization     5.652970                      
 system.ruby.network.routers0.throttle0.msg_count.Response_Data::4         1377                      
 system.ruby.network.routers0.throttle0.msg_count.Writeback_Control::3         1373                      
index b6193f8c7cbb55f3ffe11466df5f108ae5fc5ec6..25de1cc29532f95f584d8a9aafd86521bbf3a981 100644 (file)
@@ -18,6 +18,7 @@ eventq_index=0
 init_param=0
 kernel=
 load_addr_mask=1099511627775
+load_offset=0
 mem_mode=timing
 mem_ranges=
 memories=system.physmem
@@ -42,6 +43,7 @@ voltage_domain=system.voltage_domain
 [system.cpu]
 type=TimingSimpleCPU
 children=apic_clk_domain dcache dtb icache interrupts isa itb l2cache toL2Bus tracer workload
+branchPred=Null
 checker=Null
 clk_domain=system.cpu_clk_domain
 cpu_id=0
@@ -251,7 +253,7 @@ env=
 errout=cerr
 euid=100
 eventq_index=0
-executable=/dist/test-progs/hello/bin/x86/linux/hello
+executable=tests/test-progs/hello/bin/x86/linux/hello
 gid=100
 input=cin
 max_stack_size=67108864
index bb364e541c678c633b760eacdffaacd280cbf315..ac02fa74d083ee7b432939e6f13d18c257cc3c2a 100755 (executable)
@@ -1,9 +1,11 @@
+Redirecting stdout to build/X86/tests/opt/quick/se/00.hello/x86/linux/simple-timing/simout
+Redirecting stderr to build/X86/tests/opt/quick/se/00.hello/x86/linux/simple-timing/simerr
 gem5 Simulator System.  http://gem5.org
 gem5 is copyrighted software; use the --copyright option for details.
 
-gem5 compiled Jan 22 2014 17:10:34
-gem5 started Jan 22 2014 17:30:10
-gem5 executing on u200540-lin
+gem5 compiled Feb 15 2014 16:30:59
+gem5 started Feb 15 2014 16:31:13
+gem5 executing on ribera.cs.wisc.edu
 command line: build/X86/gem5.opt -d build/X86/tests/opt/quick/se/00.hello/x86/linux/simple-timing -re tests/run.py build/X86/tests/opt/quick/se/00.hello/x86/linux/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
index 017ee752507e4dc3df0f1a0c9c2f1aa4ee633eb5..35c0c845e40de5addac5473a794b4d4e33f75bb2 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000028                       # Nu
 sim_ticks                                    28358000                       # Number of ticks simulated
 final_tick                                   28358000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                  44998                       # Simulator instruction rate (inst/s)
-host_op_rate                                    81497                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                              237030591                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 247544                       # Number of bytes of host memory used
-host_seconds                                     0.12                       # Real time elapsed on the host
+host_inst_rate                                  50744                       # Simulator instruction rate (inst/s)
+host_op_rate                                    91910                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                              267330545                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 295388                       # Number of bytes of host memory used
+host_seconds                                     0.11                       # Real time elapsed on the host
 sim_insts                                        5381                       # Number of instructions simulated
 sim_ops                                          9748                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -73,6 +73,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                      56716                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                              1208                       # Number of branches fetched
 system.cpu.icache.tags.replacements                 0                       # number of replacements
 system.cpu.icache.tags.tagsinuse           105.550219                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs                6637                       # Total number of references to valid blocks.
index 9bfbb56dc95447c5d5e0bd7055180a8c3ac8436f..fd07afc4b3bb285009c8c630c18a24f87e9d6c74 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000008                       # Nu
 sim_ticks                                     7612000                       # Number of ticks simulated
 final_tick                                    7612000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                  25833                       # Simulator instruction rate (inst/s)
-host_op_rate                                    25832                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                               12968653                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 227056                       # Number of bytes of host memory used
-host_seconds                                     0.59                       # Real time elapsed on the host
+host_inst_rate                                  30038                       # Simulator instruction rate (inst/s)
+host_op_rate                                    30037                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                               15079139                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 275464                       # Number of bytes of host memory used
+host_seconds                                     0.51                       # Real time elapsed on the host
 sim_insts                                       15162                       # Number of instructions simulated
 sim_ops                                         15162                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -64,5 +64,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                      15225                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                              3363                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index f1f91f6d4d7e4a78c9399167038df00ba5890bc2..56f586dcaf26413a8c825ec2af7c7a1ba9ab7618 100644 (file)
@@ -18,6 +18,7 @@ eventq_index=0
 init_param=0
 kernel=
 load_addr_mask=1099511627775
+load_offset=0
 mem_mode=timing
 mem_ranges=
 memories=system.physmem
@@ -42,6 +43,7 @@ voltage_domain=system.voltage_domain
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache interrupts isa itb l2cache toL2Bus tracer workload
+branchPred=Null
 checker=Null
 clk_domain=system.cpu_clk_domain
 cpu_id=0
@@ -217,7 +219,7 @@ env=
 errout=cerr
 euid=100
 eventq_index=0
-executable=/dist/test-progs/insttest/bin/sparc/linux/insttest
+executable=tests/test-progs/insttest/bin/sparc/linux/insttest
 gid=100
 input=cin
 max_stack_size=67108864
index 6f76b110315593344c5f9103821c663c83b9b10a..2ac6dbc74471f6e9e5411a6e7f6f8f887d20dee0 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000041                       # Nu
 sim_ticks                                    41368000                       # Number of ticks simulated
 final_tick                                   41368000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                  30355                       # Simulator instruction rate (inst/s)
-host_op_rate                                    30353                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                               82811452                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 236788                       # Number of bytes of host memory used
-host_seconds                                     0.50                       # Real time elapsed on the host
+host_inst_rate                                  29571                       # Simulator instruction rate (inst/s)
+host_op_rate                                    29570                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                               80676332                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 284172                       # Number of bytes of host memory used
+host_seconds                                     0.51                       # Real time elapsed on the host
 sim_insts                                       15162                       # Number of instructions simulated
 sim_ops                                         15162                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -68,6 +68,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                      82736                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                              3363                       # Number of branches fetched
 system.cpu.icache.tags.replacements                 0                       # number of replacements
 system.cpu.icache.tags.tagsinuse           153.782734                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs               14928                       # Total number of references to valid blocks.
index 3f6d44e447e42556c759d525a2ce9445598a87db..b531b1361daf41238042e64259c21a72f4e22874 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000250                       # Nu
 sim_ticks                                   250015500                       # Number of ticks simulated
 final_tick                                  250015500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                1389197                       # Simulator instruction rate (inst/s)
-host_op_rate                                  1389135                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                              694579134                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 219580                       # Number of bytes of host memory used
-host_seconds                                     0.36                       # Real time elapsed on the host
+host_inst_rate                                1916007                       # Simulator instruction rate (inst/s)
+host_op_rate                                  1915868                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                              957925931                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 266944                       # Number of bytes of host memory used
+host_seconds                                     0.26                       # Real time elapsed on the host
 sim_insts                                      500001                       # Number of instructions simulated
 sim_ops                                        500001                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -94,5 +94,6 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                     500032                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                             59023                       # Number of branches fetched
 
 ---------- End Simulation Statistics   ----------
index e1e6f27eeed5ff40f3d3904d17aeaa1b2f72f4b2..874d169108f1f01d2abf0ac474bec866159927d1 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000727                       # Nu
 sim_ticks                                   727072000                       # Number of ticks simulated
 final_tick                                  727072000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                 600007                       # Simulator instruction rate (inst/s)
-host_op_rate                                   599995                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                              872461045                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 228312                       # Number of bytes of host memory used
-host_seconds                                     0.83                       # Real time elapsed on the host
+host_inst_rate                                1056088                       # Simulator instruction rate (inst/s)
+host_op_rate                                  1056045                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                             1535580911                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 276676                       # Number of bytes of host memory used
+host_seconds                                     0.47                       # Real time elapsed on the host
 sim_insts                                      500001                       # Number of instructions simulated
 sim_ops                                        500001                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -100,6 +100,7 @@ system.cpu.num_idle_cycles                          0                       # Nu
 system.cpu.num_busy_cycles                    1454144                       # Number of busy cycles
 system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
 system.cpu.idle_fraction                            0                       # Percentage of idle cycles
+system.cpu.Branches                             59023                       # Number of branches fetched
 system.cpu.icache.tags.replacements                 0                       # number of replacements
 system.cpu.icache.tags.tagsinuse           265.013024                       # Cycle average of tags in use
 system.cpu.icache.tags.total_refs              499617                       # Total number of references to valid blocks.
index c9ca48738587ae5457af291373158810408d11be..3c34bb9de6694c6688ef8942345a7e57a9ee4c15 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000250                       # Nu
 sim_ticks                                   250015500                       # Number of ticks simulated
 final_tick                                  250015500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                1790234                       # Simulator instruction rate (inst/s)
-host_op_rate                                  1790191                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                              223782241                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 240228                       # Number of bytes of host memory used
-host_seconds                                     1.12                       # Real time elapsed on the host
+host_inst_rate                                2195056                       # Simulator instruction rate (inst/s)
+host_op_rate                                  2195007                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                              274386672                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 288592                       # Number of bytes of host memory used
+host_seconds                                     0.91                       # Real time elapsed on the host
 sim_insts                                     2000004                       # Number of instructions simulated
 sim_ops                                       2000004                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -289,6 +289,7 @@ system.cpu0.num_idle_cycles                         0                       # Nu
 system.cpu0.num_busy_cycles                    500032                       # Number of busy cycles
 system.cpu0.not_idle_fraction                       1                       # Percentage of non-idle cycles
 system.cpu0.idle_fraction                           0                       # Percentage of idle cycles
+system.cpu0.Branches                            59023                       # Number of branches fetched
 system.cpu0.icache.tags.replacements              152                       # number of replacements
 system.cpu0.icache.tags.tagsinuse          218.086151                       # Cycle average of tags in use
 system.cpu0.icache.tags.total_refs             499556                       # Total number of references to valid blocks.
@@ -451,6 +452,7 @@ system.cpu1.num_idle_cycles                         0                       # Nu
 system.cpu1.num_busy_cycles                    500032                       # Number of busy cycles
 system.cpu1.not_idle_fraction                       1                       # Percentage of non-idle cycles
 system.cpu1.idle_fraction                           0                       # Percentage of idle cycles
+system.cpu1.Branches                            59023                       # Number of branches fetched
 system.cpu1.icache.tags.replacements              152                       # number of replacements
 system.cpu1.icache.tags.tagsinuse          218.086151                       # Cycle average of tags in use
 system.cpu1.icache.tags.total_refs             499556                       # Total number of references to valid blocks.
@@ -613,6 +615,7 @@ system.cpu2.num_idle_cycles                         0                       # Nu
 system.cpu2.num_busy_cycles                    500032                       # Number of busy cycles
 system.cpu2.not_idle_fraction                       1                       # Percentage of non-idle cycles
 system.cpu2.idle_fraction                           0                       # Percentage of idle cycles
+system.cpu2.Branches                            59023                       # Number of branches fetched
 system.cpu2.icache.tags.replacements              152                       # number of replacements
 system.cpu2.icache.tags.tagsinuse          218.086151                       # Cycle average of tags in use
 system.cpu2.icache.tags.total_refs             499556                       # Total number of references to valid blocks.
@@ -775,6 +778,7 @@ system.cpu3.num_idle_cycles                         0                       # Nu
 system.cpu3.num_busy_cycles                    500032                       # Number of busy cycles
 system.cpu3.not_idle_fraction                       1                       # Percentage of non-idle cycles
 system.cpu3.idle_fraction                           0                       # Percentage of idle cycles
+system.cpu3.Branches                            59023                       # Number of branches fetched
 system.cpu3.icache.tags.replacements              152                       # number of replacements
 system.cpu3.icache.tags.tagsinuse          218.086151                       # Cycle average of tags in use
 system.cpu3.icache.tags.total_refs             499556                       # Total number of references to valid blocks.
index 8e46796f6b20769f365e5ebfe4398aea6632852f..5e80395708a85030476a174f055d1faede7ac449 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000729                       # Nu
 sim_ticks                                   729024000                       # Number of ticks simulated
 final_tick                                  729024000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                1357951                       # Simulator instruction rate (inst/s)
-host_op_rate                                  1357935                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                              494987927                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 240260                       # Number of bytes of host memory used
-host_seconds                                     1.47                       # Real time elapsed on the host
+host_inst_rate                                1003743                       # Simulator instruction rate (inst/s)
+host_op_rate                                  1003733                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                              365876623                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 288596                       # Number of bytes of host memory used
+host_seconds                                     1.99                       # Real time elapsed on the host
 sim_insts                                     1999959                       # Number of instructions simulated
 sim_ops                                       1999959                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -534,6 +534,7 @@ system.cpu0.num_idle_cycles                         0                       # Nu
 system.cpu0.num_busy_cycles                   1458048                       # Number of busy cycles
 system.cpu0.not_idle_fraction                       1                       # Percentage of non-idle cycles
 system.cpu0.idle_fraction                           0                       # Percentage of idle cycles
+system.cpu0.Branches                            59023                       # Number of branches fetched
 system.cpu0.icache.tags.replacements              152                       # number of replacements
 system.cpu0.icache.tags.tagsinuse          216.376897                       # Cycle average of tags in use
 system.cpu0.icache.tags.total_refs             499557                       # Total number of references to valid blocks.
@@ -779,6 +780,7 @@ system.cpu1.num_idle_cycles                         0                       # Nu
 system.cpu1.num_busy_cycles                   1458048                       # Number of busy cycles
 system.cpu1.not_idle_fraction                       1                       # Percentage of non-idle cycles
 system.cpu1.idle_fraction                           0                       # Percentage of idle cycles
+system.cpu1.Branches                            59022                       # Number of branches fetched
 system.cpu1.icache.tags.replacements              152                       # number of replacements
 system.cpu1.icache.tags.tagsinuse          216.373058                       # Cycle average of tags in use
 system.cpu1.icache.tags.total_refs             499549                       # Total number of references to valid blocks.
@@ -1024,6 +1026,7 @@ system.cpu2.num_idle_cycles                         0                       # Nu
 system.cpu2.num_busy_cycles                   1458048                       # Number of busy cycles
 system.cpu2.not_idle_fraction                       1                       # Percentage of non-idle cycles
 system.cpu2.idle_fraction                           0                       # Percentage of idle cycles
+system.cpu2.Branches                            59022                       # Number of branches fetched
 system.cpu2.icache.tags.replacements              152                       # number of replacements
 system.cpu2.icache.tags.tagsinuse          216.369218                       # Cycle average of tags in use
 system.cpu2.icache.tags.total_refs             499542                       # Total number of references to valid blocks.
@@ -1269,6 +1272,7 @@ system.cpu3.num_idle_cycles                         0                       # Nu
 system.cpu3.num_busy_cycles                   1458048                       # Number of busy cycles
 system.cpu3.not_idle_fraction                       1                       # Percentage of non-idle cycles
 system.cpu3.idle_fraction                           0                       # Percentage of idle cycles
+system.cpu3.Branches                            59020                       # Number of branches fetched
 system.cpu3.icache.tags.replacements              152                       # number of replacements
 system.cpu3.icache.tags.tagsinuse          216.365379                       # Cycle average of tags in use
 system.cpu3.icache.tags.total_refs             499535                       # Total number of references to valid blocks.
index 6a51ab3a8abeda6680f584223100a8fc7e3dd9ba..728e876c630d56c5a097df424675e24ee2db83c4 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000088                       # Nu
 sim_ticks                                    87707000                       # Number of ticks simulated
 final_tick                                   87707000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                  84570                       # Simulator instruction rate (inst/s)
-host_op_rate                                    84570                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                               10950892                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 249088                       # Number of bytes of host memory used
-host_seconds                                     8.01                       # Real time elapsed on the host
+host_inst_rate                                 202617                       # Simulator instruction rate (inst/s)
+host_op_rate                                   202616                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                               26236566                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 297428                       # Number of bytes of host memory used
+host_seconds                                     3.34                       # Real time elapsed on the host
 sim_insts                                      677327                       # Number of instructions simulated
 sim_ops                                        677327                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -273,6 +273,7 @@ system.cpu0.num_idle_cycles                         0                       # Nu
 system.cpu0.num_busy_cycles                    175415                       # Number of busy cycles
 system.cpu0.not_idle_fraction                       1                       # Percentage of non-idle cycles
 system.cpu0.idle_fraction                           0                       # Percentage of idle cycles
+system.cpu0.Branches                            29689                       # Number of branches fetched
 system.cpu0.icache.tags.replacements              215                       # number of replacements
 system.cpu0.icache.tags.tagsinuse          222.772698                       # Cycle average of tags in use
 system.cpu0.icache.tags.total_refs             174921                       # Total number of references to valid blocks.
@@ -409,6 +410,7 @@ system.cpu1.num_idle_cycles               7873.724337                       # Nu
 system.cpu1.num_busy_cycles              165421.275663                       # Number of busy cycles
 system.cpu1.not_idle_fraction                0.954565                       # Percentage of non-idle cycles
 system.cpu1.idle_fraction                    0.045435                       # Percentage of idle cycles
+system.cpu1.Branches                            34390                       # Number of branches fetched
 system.cpu1.icache.tags.replacements              278                       # number of replacements
 system.cpu1.icache.tags.tagsinuse           76.751702                       # Cycle average of tags in use
 system.cpu1.icache.tags.total_refs             167072                       # Total number of references to valid blocks.
@@ -542,6 +544,7 @@ system.cpu2.num_idle_cycles               7936.951217                       # Nu
 system.cpu2.num_busy_cycles              165358.048783                       # Number of busy cycles
 system.cpu2.not_idle_fraction                0.954200                       # Percentage of non-idle cycles
 system.cpu2.idle_fraction                    0.045800                       # Percentage of idle cycles
+system.cpu2.Branches                            32652                       # Number of branches fetched
 system.cpu2.icache.tags.replacements              278                       # number of replacements
 system.cpu2.icache.tags.tagsinuse           74.781015                       # Cycle average of tags in use
 system.cpu2.icache.tags.total_refs             167008                       # Total number of references to valid blocks.
@@ -675,6 +678,7 @@ system.cpu3.num_idle_cycles               8001.119846                       # Nu
 system.cpu3.num_busy_cycles              165292.880154                       # Number of busy cycles
 system.cpu3.not_idle_fraction                0.953829                       # Percentage of non-idle cycles
 system.cpu3.idle_fraction                    0.046171                       # Percentage of idle cycles
+system.cpu3.Branches                            33511                       # Number of branches fetched
 system.cpu3.icache.tags.replacements              279                       # number of replacements
 system.cpu3.icache.tags.tagsinuse           72.874497                       # Cycle average of tags in use
 system.cpu3.icache.tags.total_refs             166942                       # Total number of references to valid blocks.
index f42d1a52f11629e3eb5f7b16336d0d82ccd12210..be06bcf909d697ab46de9a7126a31511375fe936 100644 (file)
@@ -18,6 +18,7 @@ eventq_index=0
 init_param=0
 kernel=
 load_addr_mask=1099511627775
+load_offset=0
 mem_mode=timing
 mem_ranges=
 memories=system.physmem
@@ -42,6 +43,7 @@ voltage_domain=system.voltage_domain
 [system.cpu0]
 type=TimingSimpleCPU
 children=dcache dtb icache interrupts isa itb tracer workload
+branchPred=Null
 checker=Null
 clk_domain=system.cpu_clk_domain
 cpu_id=0
@@ -171,7 +173,7 @@ env=
 errout=cerr
 euid=100
 eventq_index=0
-executable=/dist/test-progs/m5threads/bin/sparc/linux/test_atomic
+executable=tests/test-progs/m5threads/bin/sparc/linux/test_atomic
 gid=100
 input=cin
 max_stack_size=67108864
@@ -185,6 +187,7 @@ uid=100
 [system.cpu1]
 type=TimingSimpleCPU
 children=dcache dtb icache interrupts isa itb tracer
+branchPred=Null
 checker=Null
 clk_domain=system.cpu_clk_domain
 cpu_id=1
@@ -308,6 +311,7 @@ eventq_index=0
 [system.cpu2]
 type=TimingSimpleCPU
 children=dcache dtb icache interrupts isa itb tracer
+branchPred=Null
 checker=Null
 clk_domain=system.cpu_clk_domain
 cpu_id=2
@@ -431,6 +435,7 @@ eventq_index=0
 [system.cpu3]
 type=TimingSimpleCPU
 children=dcache dtb icache interrupts isa itb tracer
+branchPred=Null
 checker=Null
 clk_domain=system.cpu_clk_domain
 cpu_id=3
index f700798167f0222e0ed4bd44d16b3b74c2f9673c..357ae183e4c13d0ae6d2fa3a76b9d01c0cff98c7 100755 (executable)
@@ -1,9 +1,11 @@
+Redirecting stdout to build/SPARC/tests/opt/quick/se/40.m5threads-test-atomic/sparc/linux/simple-timing-mp/simout
+Redirecting stderr to build/SPARC/tests/opt/quick/se/40.m5threads-test-atomic/sparc/linux/simple-timing-mp/simerr
 gem5 Simulator System.  http://gem5.org
 gem5 is copyrighted software; use the --copyright option for details.
 
-gem5 compiled Jan 22 2014 17:04:27
-gem5 started Jan 22 2014 17:29:55
-gem5 executing on u200540-lin
+gem5 compiled Feb 15 2014 16:11:41
+gem5 started Feb 15 2014 16:12:55
+gem5 executing on ribera.cs.wisc.edu
 command line: build/SPARC/gem5.opt -d build/SPARC/tests/opt/quick/se/40.m5threads-test-atomic/sparc/linux/simple-timing-mp -re tests/run.py build/SPARC/tests/opt/quick/se/40.m5threads-test-atomic/sparc/linux/simple-timing-mp
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
index bea653a5aab545cc1957b3eab0a3c89445c389e4..036213a3d38bea7387c892de31f6c627c5b52123 100644 (file)
@@ -4,11 +4,11 @@ sim_seconds                                  0.000263                       # Nu
 sim_ticks                                   262794500                       # Number of ticks simulated
 final_tick                                  262794500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
-host_inst_rate                                  87015                       # Simulator instruction rate (inst/s)
-host_op_rate                                    87015                       # Simulator op (including micro ops) rate (op/s)
-host_tick_rate                               34460789                       # Simulator tick rate (ticks/s)
-host_mem_usage                                 249056                       # Number of bytes of host memory used
-host_seconds                                     7.63                       # Real time elapsed on the host
+host_inst_rate                                 160692                       # Simulator instruction rate (inst/s)
+host_op_rate                                   160691                       # Simulator op (including micro ops) rate (op/s)
+host_tick_rate                               63638702                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 297424                       # Number of bytes of host memory used
+host_seconds                                     4.13                       # Real time elapsed on the host
 sim_insts                                      663567                       # Number of instructions simulated
 sim_ops                                        663567                       # Number of ops (including micro ops) simulated
 system.voltage_domain.voltage                       1                       # Voltage in Volts
@@ -560,6 +560,7 @@ system.cpu0.num_idle_cycles                         0                       # Nu
 system.cpu0.num_busy_cycles                    525589                       # Number of busy cycles
 system.cpu0.not_idle_fraction                       1                       # Percentage of non-idle cycles
 system.cpu0.idle_fraction                           0                       # Percentage of idle cycles
+system.cpu0.Branches                            26897                       # Number of branches fetched
 system.cpu0.icache.tags.replacements              215                       # number of replacements
 system.cpu0.icache.tags.tagsinuse          212.401822                       # Cycle average of tags in use
 system.cpu0.icache.tags.total_refs             158170                       # Total number of references to valid blocks.
@@ -792,6 +793,7 @@ system.cpu1.num_idle_cycles              69346.869795                       # Nu
 system.cpu1.num_busy_cycles              456241.130205                       # Number of busy cycles
 system.cpu1.not_idle_fraction                0.868058                       # Percentage of non-idle cycles
 system.cpu1.idle_fraction                    0.131942                       # Percentage of idle cycles
+system.cpu1.Branches                            31528                       # Number of branches fetched
 system.cpu1.icache.tags.replacements              280                       # number of replacements
 system.cpu1.icache.tags.tagsinuse           70.017504                       # Cycle average of tags in use
 system.cpu1.icache.tags.total_refs             163138                       # Total number of references to valid blocks.
@@ -1023,6 +1025,7 @@ system.cpu2.num_idle_cycles              69603.869305                       # Nu
 system.cpu2.num_busy_cycles              455984.130695                       # Number of busy cycles
 system.cpu2.not_idle_fraction                0.867570                       # Percentage of non-idle cycles
 system.cpu2.idle_fraction                    0.132430                       # Percentage of idle cycles
+system.cpu2.Branches                            31596                       # Number of branches fetched
 system.cpu2.icache.tags.replacements              280                       # number of replacements
 system.cpu2.icache.tags.tagsinuse           67.624960                       # Cycle average of tags in use
 system.cpu2.icache.tags.total_refs             164533                       # Total number of references to valid blocks.
@@ -1254,6 +1257,7 @@ system.cpu3.num_idle_cycles              69869.868798                       # Nu
 system.cpu3.num_busy_cycles              455718.131202                       # Number of busy cycles
 system.cpu3.not_idle_fraction                0.867063                       # Percentage of non-idle cycles
 system.cpu3.idle_fraction                    0.132937                       # Percentage of idle cycles
+system.cpu3.Branches                            39890                       # Number of branches fetched
 system.cpu3.icache.tags.replacements              281                       # number of replacements
 system.cpu3.icache.tags.tagsinuse           65.598437                       # Cycle average of tags in use
 system.cpu3.icache.tags.total_refs             176322                       # Total number of references to valid blocks.