Added brackets for lhzx instruction
authorShriya Sharma <shriya@redsemiconductor.com>
Tue, 26 Sep 2023 11:02:40 +0000 (12:02 +0100)
committerShriya Sharma <shriya@redsemiconductor.com>
Tue, 26 Sep 2023 11:02:40 +0000 (12:02 +0100)
openpower/isa/fixedload.mdwn

index 30bcb3ef64167479afbbfaeeb61e5aa7eea143ea..5d3703ae125028a6d27092957b1233ae57a7df14 100644 (file)
@@ -160,7 +160,7 @@ Description:
 
     Let the effective address (EA) be the sum
     (RA|0)+ (RB). The halfword in storage addressed by
-    EA is loaded into RT[48:63]. RT 0:47 are set to 0.
+    EA is loaded into RT[48:63]. RT[0:47] are set to 0.
 
 Special Registers Altered: