|Work Package Number |1 |
+| ---- | -------- |
|Lead beneficiary |NLnet |
|Title |NLnet mini-grants |
|Participant Number |5 |
|Work Package Number |2 |
+| ---- | -------- |
|Lead beneficiary |Libre-SOC |
|Title |SVP64 Standards, RFC submission to OPF ISA WG |
|Participant Number |2 |
|Work Package Number |3 |
+| ---- | -------- |
|Lead beneficiary |Libre-SOC |
|Title |Power ISA Simulator and Compliance Test Suite |
|Participant Number |2 |1 |
Table 3.1b(4)
|Work Package Number |4 |
+| ---- | -------- |
|Lead beneficiary |RED Semiconductor Ltd |
|Title |Compilers and Software Libraries |
|Participant Number |1 |2 |
|Work Package Number |5 |
+| ---- | -------- |
|Lead beneficiary |Libre-SOC |
|Title |Enhancement of Libre-SOC HDL |
|Participant Number |2 |1 |3 |
|Work Package Number |6 |
+| ---- | -------- |
|Lead beneficiary |CNRS |
|Title |EMF Signature Hardware security |
|Participant Number |3 |4 |2 |1 |
|Work Package Number |7 |
+| ---- | -------- |
|Lead beneficiary |Libre-SOC |
|Title |Cell Libraries for smaller geometries |
|Participant Number |3 |2 |1 |
|Work Package Number |8 |
+| ---- | -------- |
|Lead beneficiary |Sorbonne Université (LIP6 Lab) |
|Title |Improve Coriolis2 for smaller geometries |
|Participant Number |3 |2 |1 |
|Work Package Number |9 |
+| ---- | -------- |
|Lead beneficiary |Sorbonne Université (LIP6 Lab) |
|Title |VLSI Layout, Tape-outs and ASIC testing |
|Participant Number |3 |2 |1 |
|Work Package Number |10 |
+| ---- | -------- |
|Lead beneficiary |RED |
|Title |VLSI Layout, Tape-outs and ASIC testing |
|Participant Number |1 |3 |2 |5 |
|Work Package Number |11 |
+| ---- | -------- |
|Lead beneficiary |HELIX |
|Title | |
|Participant Number |1 |6 | |