from misoclib.mem.sdram import minicon, lasmicon
from misoclib.mem.sdram import dfii
from misoclib.mem.sdram import memtest
-from misoclib.soc import Soc, mem_decoder
+from misoclib.soc import SoC, mem_decoder
class SDRAMSoC(SoC):
csr_map = {
from misoclib.mem import sdram
from misoclib.mem.sdram.phy import gensdrphy
from misoclib.com import uart
-from misoclib.soc import SDRAMSoC
+from misoclib.soc.sdram import SDRAMSoC
class _PLL(Module):
def __init__(self, period_in, name, phase_shift, operation_mode):
from misoclib.mem import sdram
from misoclib.mem.sdram.phy import k7ddrphy
from misoclib.mem.flash import spiflash
-from misoclib.soc import SDRAMSoC, mem_decoder
+from misoclib.soc import mem_decoder
+from misoclib.soc.sdram import SDRAMSoC
from misoclib.com.liteeth.phy.gmii import LiteEthPHYGMII
from misoclib.com.liteeth.mac import LiteEthMAC
from misoclib.mem.flash import norflash16
from misoclib.cpu.peripherals import gpio
from misoclib.video import framebuffer
-from misoclib.soc import SDRAMSoC, mem_decoder
+from misoclib.soc import mem_decoder
+from misoclib.soc.sdram import SDRAMSoC
from misoclib.com.liteeth.phy.mii import LiteEthPHYMII
from misoclib.com.liteeth.mac import LiteEthMAC
from misoclib.mem import sdram
from misoclib.mem.sdram.phy import gensdrphy
-from misoclib.mem.flash import SpiFlash
-from misoclib.soc import SDRAMSoC
+from misoclib.mem.flash import spiflash
+from misoclib.soc.sdram import SDRAMSoC
class _CRG(Module):
def __init__(self, platform, clk_freq):
from misoclib.mem import sdram
from misoclib.mem.sdram.phy import gensdrphy
from misoclib.mem.flash import spiflash
-from misoclib.soc import SDRAMSoC
+from misoclib.soc.sdram import SDRAMSoC
class _CRG(Module):
def __init__(self, platform, clk_freq):