module \$__ABC_FF_ (input C, D, output Q);
endmodule
-(* abc_box_id = 7, lib_whitebox, abc_flop = "FDRE,D,Q,\\$pastQ" *)
+(* abc_box_id = 8, lib_whitebox, abc_flop = "FDRE,D,Q,\\$pastQ" *)
module \$__ABC_FDRE (output Q, input C, CE, D, R, \$pastQ );
parameter [0:0] INIT = 1'b0;
//parameter [0:0] IS_C_INVERTED = 1'b0;
# Inputs: C CE D R \$pastQ
# Outputs: Q
-FDRE 7 1 5 1
+FDRE 8 1 5 1
- 109 -46 358 0
# Inputs: C CE D S \$pastQ
# Outputs: Q
-FDSE 8 0 5 1
+FDSE 9 0 5 1
- 109 -46 358 0
# Inputs: C CE CLR D \$pastQ
# Outputs: Q
-FDCE 9 0 5 1
+FDCE 10 0 5 1
- 109 - -46 0
# Inputs: C CE D PRE \$pastQ
# Outputs: Q
-FDPE 10 0 5 1
+FDPE 11 0 5 1
- 109 -46 - 0