tests: Update O3 ref outputs to reflect Lisa's dist format change.
authorm5test <m5test@zizzer>
Sun, 6 Jun 2010 22:39:10 +0000 (18:39 -0400)
committerm5test <m5test@zizzer>
Sun, 6 Jun 2010 22:39:10 +0000 (18:39 -0400)
34 files changed:
tests/long/00.gzip/ref/alpha/tru64/o3-timing/simout
tests/long/00.gzip/ref/alpha/tru64/o3-timing/stats.txt
tests/long/00.gzip/ref/sparc/linux/o3-timing/simout
tests/long/00.gzip/ref/sparc/linux/o3-timing/stats.txt
tests/long/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/simerr
tests/long/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/simout
tests/long/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/stats.txt
tests/long/10.linux-boot/ref/alpha/linux/tsunami-o3/simout
tests/long/10.linux-boot/ref/alpha/linux/tsunami-o3/stats.txt
tests/long/30.eon/ref/alpha/tru64/o3-timing/simout
tests/long/30.eon/ref/alpha/tru64/o3-timing/stats.txt
tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/simout
tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt
tests/long/50.vortex/ref/alpha/tru64/o3-timing/simout
tests/long/50.vortex/ref/alpha/tru64/o3-timing/stats.txt
tests/long/60.bzip2/ref/alpha/tru64/o3-timing/simout
tests/long/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt
tests/long/70.twolf/ref/alpha/tru64/o3-timing/simout
tests/long/70.twolf/ref/alpha/tru64/o3-timing/stats.txt
tests/quick/00.hello/ref/alpha/linux/o3-timing/simout
tests/quick/00.hello/ref/alpha/linux/o3-timing/stats.txt
tests/quick/00.hello/ref/alpha/tru64/o3-timing/simout
tests/quick/00.hello/ref/alpha/tru64/o3-timing/stats.txt
tests/quick/00.hello/ref/mips/linux/o3-timing/simout
tests/quick/00.hello/ref/mips/linux/o3-timing/stats.txt
tests/quick/00.hello/ref/power/linux/o3-timing/simerr
tests/quick/00.hello/ref/power/linux/o3-timing/simout
tests/quick/00.hello/ref/power/linux/o3-timing/stats.txt
tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/simout
tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/stats.txt
tests/quick/02.insttest/ref/sparc/linux/o3-timing/simout
tests/quick/02.insttest/ref/sparc/linux/o3-timing/stats.txt
tests/quick/40.m5threads-test-atomic/ref/sparc/linux/o3-timing-mp/simout
tests/quick/40.m5threads-test-atomic/ref/sparc/linux/o3-timing-mp/stats.txt

index e75420ce245f4a26ebf4c17b0a6fa1cca28885b9..8cfa09dc60555e60c2de28bd273fccb34b15bf95 100755 (executable)
@@ -1,3 +1,5 @@
+Redirecting stdout to build/ALPHA_SE/tests/fast/long/00.gzip/alpha/tru64/o3-timing/simout
+Redirecting stderr to build/ALPHA_SE/tests/fast/long/00.gzip/alpha/tru64/o3-timing/simerr
 M5 Simulator System
 
 Copyright (c) 2001-2008
@@ -5,9 +7,9 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled May 12 2010 01:43:39
-M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
-M5 started May 12 2010 01:52:49
+M5 compiled Jun  6 2010 03:04:38
+M5 revision ba1a0193c050 7448 default tip
+M5 started Jun  6 2010 03:24:00
 M5 executing on zizzer
 command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/00.gzip/alpha/tru64/o3-timing -re tests/run.py build/ALPHA_SE/tests/fast/long/00.gzip/alpha/tru64/o3-timing
 Global frequency set at 1000000000000 ticks per second
index 319df7c1b33a3797faee10b35ec0ff66e0ad105e..eda9ea86982341a1de77b054c76d5d9c4fdf61a2 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 206060                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 206972                       # Number of bytes of host memory used
-host_seconds                                  2744.60                       # Real time elapsed on the host
-host_tick_rate                               61062862                       # Simulator tick rate (ticks/s)
+host_inst_rate                                 217525                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 207124                       # Number of bytes of host memory used
+host_seconds                                  2599.94                       # Real time elapsed on the host
+host_tick_rate                               64460403                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                   565552443                       # Number of instructions simulated
 sim_seconds                                  0.167593                       # Number of seconds simulated
@@ -23,14 +23,14 @@ system.cpu.commit.COM:committed_per_cycle::samples    323575021
 system.cpu.commit.COM:committed_per_cycle::mean     1.860023                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::stdev     2.297815                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::0-1    107931872     33.36%     33.36% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::1-2    101513205     31.37%     64.73% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::2-3     37265964     11.52%     76.25% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::3-4     10166735      3.14%     79.39% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::4-5     11290718      3.49%     82.88% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::5-6     21721468      6.71%     89.59% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::6-7     12702626      3.93%     93.52% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::7-8      2533807      0.78%     94.30% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::0    107931872     33.36%     33.36% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::1    101513205     31.37%     64.73% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::2     37265964     11.52%     76.25% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::3     10166735      3.14%     79.39% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::4     11290718      3.49%     82.88% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::5     21721468      6.71%     89.59% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::6     12702626      3.93%     93.52% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::7      2533807      0.78%     94.30% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::8     18448626      5.70%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
@@ -157,14 +157,14 @@ system.cpu.fetch.rateDist::samples          333428374                       # Nu
 system.cpu.fetch.rateDist::mean              2.096612                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::stdev             3.077342                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0-1              203214688     60.95%     60.95% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1-2               10311898      3.09%     64.04% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2-3               15894466      4.77%     68.81% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3-4               13958250      4.19%     72.99% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4-5               12033268      3.61%     76.60% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5-6               13973782      4.19%     80.79% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6-7                5916300      1.77%     82.57% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7-8                3411105      1.02%     83.59% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0                203214688     60.95%     60.95% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1                 10311898      3.09%     64.04% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2                 15894466      4.77%     68.81% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3                 13958250      4.19%     72.99% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4                 12033268      3.61%     76.60% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5                 13973782      4.19%     80.79% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6                  5916300      1.77%     82.57% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7                  3411105      1.02%     83.59% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::8                 54714617     16.41%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
@@ -306,14 +306,14 @@ system.cpu.iq.ISSUE:issued_per_cycle::samples    333428374
 system.cpu.iq.ISSUE:issued_per_cycle::mean     1.816052                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::stdev     1.661323                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::0-1     91844434     27.55%     27.55% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::1-2     66796624     20.03%     47.58% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::2-3     82026036     24.60%     72.18% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::3-4     37142853     11.14%     83.32% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::4-5     29318508      8.79%     92.11% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::5-6     13804488      4.14%     96.25% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::6-7     11015283      3.30%     99.56% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::7-8       983503      0.29%     99.85% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::0      91844434     27.55%     27.55% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::1      66796624     20.03%     47.58% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::2      82026036     24.60%     72.18% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::3      37142853     11.14%     83.32% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::4      29318508      8.79%     92.11% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::5      13804488      4.14%     96.25% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::6      11015283      3.30%     99.56% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::7        983503      0.29%     99.85% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::8        496645      0.15%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
index 0c73642e74ebc9274d9f1b7dde2bf160d6b06133..ed5277c406979ee1ad2a119cef6b2bf5a288f95b 100755 (executable)
@@ -1,3 +1,5 @@
+Redirecting stdout to build/SPARC_SE/tests/fast/long/00.gzip/sparc/linux/o3-timing/simout
+Redirecting stderr to build/SPARC_SE/tests/fast/long/00.gzip/sparc/linux/o3-timing/simerr
 M5 Simulator System
 
 Copyright (c) 2001-2008
@@ -5,9 +7,9 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled May 12 2010 02:45:56
-M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
-M5 started May 12 2010 02:48:22
+M5 compiled Jun  6 2010 04:01:36
+M5 revision ba1a0193c050 7448 default tip
+M5 started Jun  6 2010 04:02:01
 M5 executing on zizzer
 command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/long/00.gzip/sparc/linux/o3-timing -re tests/run.py build/SPARC_SE/tests/fast/long/00.gzip/sparc/linux/o3-timing
 Global frequency set at 1000000000000 ticks per second
index 74618889d145953bb3668a7b3e2085a2346090a6..57777fec7f8fb8c42656047f723f8cc90d64bfc8 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 141900                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 208776                       # Number of bytes of host memory used
-host_seconds                                  9905.67                       # Real time elapsed on the host
-host_tick_rate                              109908342                       # Simulator tick rate (ticks/s)
+host_inst_rate                                 109148                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 208820                       # Number of bytes of host memory used
+host_seconds                                 12878.07                       # Real time elapsed on the host
+host_tick_rate                               84540245                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                  1405618369                       # Number of instructions simulated
 sim_seconds                                  1.088715                       # Number of seconds simulated
@@ -23,14 +23,14 @@ system.cpu.commit.COM:committed_per_cycle::samples   1942378796
 system.cpu.commit.COM:committed_per_cycle::mean     0.766863                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::stdev     1.200662                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::0-1   1072972593     55.24%     55.24% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::1-2    568760584     29.28%     84.52% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::2-3    118179777      6.08%     90.61% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::3-4    122167717      6.29%     96.90% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::4-5     27965504      1.44%     98.34% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::5-6      8603273      0.44%     98.78% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::6-7     11084471      0.57%     99.35% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::7-8      4630000      0.24%     99.59% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::0   1072972593     55.24%     55.24% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::1    568760584     29.28%     84.52% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::2    118179777      6.08%     90.61% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::3    122167717      6.29%     96.90% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::4     27965504      1.44%     98.34% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::5      8603273      0.44%     98.78% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::6     11084471      0.57%     99.35% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::7      4630000      0.24%     99.59% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::8      8014877      0.41%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
@@ -146,14 +146,14 @@ system.cpu.fetch.rateDist::samples         2175919229                       # Nu
 system.cpu.fetch.rateDist::mean              1.693886                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::stdev             2.844671                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0-1             1350521444     62.07%     62.07% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1-2              247724506     11.38%     73.45% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2-3               78785496      3.62%     77.07% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3-4               36714251      1.69%     78.76% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4-5               82505145      3.79%     82.55% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5-6               39097939      1.80%     84.35% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6-7               30045371      1.38%     85.73% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7-8               19662444      0.90%     86.63% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0               1350521444     62.07%     62.07% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1                247724506     11.38%     73.45% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2                 78785496      3.62%     77.07% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3                 36714251      1.69%     78.76% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4                 82505145      3.79%     82.55% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5                 39097939      1.80%     84.35% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6                 30045371      1.38%     85.73% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7                 19662444      0.90%     86.63% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::8                290862633     13.37%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
@@ -295,14 +295,14 @@ system.cpu.iq.ISSUE:issued_per_cycle::samples   2175919229
 system.cpu.iq.ISSUE:issued_per_cycle::mean     0.909807                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::stdev     1.157368                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::0-1   1068255963     49.09%     49.09% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::1-2    579314637     26.62%     75.72% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::2-3    292421261     13.44%     89.16% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::3-4    161809686      7.44%     96.59% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::4-5     50369072      2.31%     98.91% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::5-6     14937591      0.69%     99.60% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::6-7      7897011      0.36%     99.96% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::7-8       777368      0.04%     99.99% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::0    1068255963     49.09%     49.09% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::1     579314637     26.62%     75.72% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::2     292421261     13.44%     89.16% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::3     161809686      7.44%     96.59% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::4      50369072      2.31%     98.91% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::5      14937591      0.69%     99.60% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::6       7897011      0.36%     99.96% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::7        777368      0.04%     99.99% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::8        136640      0.01%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
index cde3a8c1f0e9eff999bb6f1d4cc8ba1f64f05886..83c71fc5cd4d3e6cb335ddaff185759d8734a26a 100755 (executable)
@@ -2,6 +2,4 @@ warn: Sockets disabled, not accepting terminal connections
 For more information see: http://www.m5sim.org/warn/8742226b
 warn: Sockets disabled, not accepting gdb connections
 For more information see: http://www.m5sim.org/warn/d946bea6
-warn: 125751000: Trying to launch CPU number 1!
-For more information see: http://www.m5sim.org/warn/8f7d2563
 hack: be nice to actually delete the event here
index fa47c5c0ec0655fd88be2dfae66c6a7c53344d16..a7674462a95ab0081c494a310eaef2e7d891c8f9 100755 (executable)
@@ -1,3 +1,5 @@
+Redirecting stdout to build/ALPHA_FS/tests/fast/long/10.linux-boot/alpha/linux/tsunami-o3-dual/simout
+Redirecting stderr to build/ALPHA_FS/tests/fast/long/10.linux-boot/alpha/linux/tsunami-o3-dual/simerr
 M5 Simulator System
 
 Copyright (c) 2001-2008
@@ -5,12 +7,13 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled May 12 2010 02:36:15
-M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
-M5 started May 12 2010 02:36:17
+M5 compiled Jun  6 2010 03:50:36
+M5 revision ba1a0193c050 7448 default tip
+M5 started Jun  6 2010 03:50:38
 M5 executing on zizzer
 command line: build/ALPHA_FS/m5.fast -d build/ALPHA_FS/tests/fast/long/10.linux-boot/alpha/linux/tsunami-o3-dual -re tests/run.py build/ALPHA_FS/tests/fast/long/10.linux-boot/alpha/linux/tsunami-o3-dual
 Global frequency set at 1000000000000 ticks per second
 info: kernel located at: /dist/m5/system/binaries/vmlinux
 info: Entering event queue @ 0.  Starting simulation...
+info: Launching CPU 1 @ 125751000
 Exiting @ tick 1907689250500 because m5_exit instruction encountered
index 3e4d779fa09187a08d64e48c3f92388108b8971e..a30544a1edde27a7f3ef1314c80bd0f1240b7ced 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 123563                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 293920                       # Number of bytes of host memory used
-host_seconds                                   454.60                       # Real time elapsed on the host
-host_tick_rate                             4196424819                       # Simulator tick rate (ticks/s)
+host_inst_rate                                 140959                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 294084                       # Number of bytes of host memory used
+host_seconds                                   398.50                       # Real time elapsed on the host
+host_tick_rate                             4787234846                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                    56171530                       # Number of instructions simulated
 sim_seconds                                  1.907689                       # Number of seconds simulated
@@ -23,14 +23,14 @@ system.cpu0.commit.COM:committed_per_cycle::samples     73665183
 system.cpu0.commit.COM:committed_per_cycle::mean     0.571097                       # Number of insts commited each cycle
 system.cpu0.commit.COM:committed_per_cycle::stdev     1.330919                       # Number of insts commited each cycle
 system.cpu0.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
-system.cpu0.commit.COM:committed_per_cycle::0-1     55454240     75.28%     75.28% # Number of insts commited each cycle
-system.cpu0.commit.COM:committed_per_cycle::1-2      8064036     10.95%     86.23% # Number of insts commited each cycle
-system.cpu0.commit.COM:committed_per_cycle::2-3      4660922      6.33%     92.55% # Number of insts commited each cycle
-system.cpu0.commit.COM:committed_per_cycle::3-4      2129949      2.89%     95.44% # Number of insts commited each cycle
-system.cpu0.commit.COM:committed_per_cycle::4-5      1559149      2.12%     97.56% # Number of insts commited each cycle
-system.cpu0.commit.COM:committed_per_cycle::5-6       477103      0.65%     98.21% # Number of insts commited each cycle
-system.cpu0.commit.COM:committed_per_cycle::6-7       293859      0.40%     98.61% # Number of insts commited each cycle
-system.cpu0.commit.COM:committed_per_cycle::7-8       298455      0.41%     99.01% # Number of insts commited each cycle
+system.cpu0.commit.COM:committed_per_cycle::0     55454240     75.28%     75.28% # Number of insts commited each cycle
+system.cpu0.commit.COM:committed_per_cycle::1      8064036     10.95%     86.23% # Number of insts commited each cycle
+system.cpu0.commit.COM:committed_per_cycle::2      4660922      6.33%     92.55% # Number of insts commited each cycle
+system.cpu0.commit.COM:committed_per_cycle::3      2129949      2.89%     95.44% # Number of insts commited each cycle
+system.cpu0.commit.COM:committed_per_cycle::4      1559149      2.12%     97.56% # Number of insts commited each cycle
+system.cpu0.commit.COM:committed_per_cycle::5       477103      0.65%     98.21% # Number of insts commited each cycle
+system.cpu0.commit.COM:committed_per_cycle::6       293859      0.40%     98.61% # Number of insts commited each cycle
+system.cpu0.commit.COM:committed_per_cycle::7       298455      0.41%     99.01% # Number of insts commited each cycle
 system.cpu0.commit.COM:committed_per_cycle::8       727470      0.99%    100.00% # Number of insts commited each cycle
 system.cpu0.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
 system.cpu0.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
@@ -233,14 +233,14 @@ system.cpu0.fetch.rateDist::samples          74812186                       # Nu
 system.cpu0.fetch.rateDist::mean             0.732846                       # Number of instructions fetched each cycle (Total)
 system.cpu0.fetch.rateDist::stdev            2.023907                       # Number of instructions fetched each cycle (Total)
 system.cpu0.fetch.rateDist::underflows              0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::0-1              64104390     85.69%     85.69% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::1-2                792685      1.06%     86.75% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::2-3               1475450      1.97%     88.72% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::3-4                663490      0.89%     89.61% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::4-5               2416214      3.23%     92.84% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::5-6                489674      0.65%     93.49% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::6-7                557514      0.75%     94.24% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::7-8                868698      1.16%     95.40% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::0                64104390     85.69%     85.69% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::1                  792685      1.06%     86.75% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::2                 1475450      1.97%     88.72% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::3                  663490      0.89%     89.61% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::4                 2416214      3.23%     92.84% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::5                  489674      0.65%     93.49% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::6                  557514      0.75%     94.24% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::7                  868698      1.16%     95.40% # Number of instructions fetched each cycle (Total)
 system.cpu0.fetch.rateDist::8                 3444071      4.60%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu0.fetch.rateDist::overflows               0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu0.fetch.rateDist::min_value               0                       # Number of instructions fetched each cycle (Total)
@@ -413,14 +413,14 @@ system.cpu0.iq.ISSUE:issued_per_cycle::samples     74812186
 system.cpu0.iq.ISSUE:issued_per_cycle::mean     0.578231                       # Number of insts issued each cycle
 system.cpu0.iq.ISSUE:issued_per_cycle::stdev     1.135171                       # Number of insts issued each cycle
 system.cpu0.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
-system.cpu0.iq.ISSUE:issued_per_cycle::0-1     52955077     70.78%     70.78% # Number of insts issued each cycle
-system.cpu0.iq.ISSUE:issued_per_cycle::1-2     11074556     14.80%     85.59% # Number of insts issued each cycle
-system.cpu0.iq.ISSUE:issued_per_cycle::2-3      4848896      6.48%     92.07% # Number of insts issued each cycle
-system.cpu0.iq.ISSUE:issued_per_cycle::3-4      2948908      3.94%     96.01% # Number of insts issued each cycle
-system.cpu0.iq.ISSUE:issued_per_cycle::4-5      1827398      2.44%     98.45% # Number of insts issued each cycle
-system.cpu0.iq.ISSUE:issued_per_cycle::5-6       727506      0.97%     99.43% # Number of insts issued each cycle
-system.cpu0.iq.ISSUE:issued_per_cycle::6-7       332197      0.44%     99.87% # Number of insts issued each cycle
-system.cpu0.iq.ISSUE:issued_per_cycle::7-8        81828      0.11%     99.98% # Number of insts issued each cycle
+system.cpu0.iq.ISSUE:issued_per_cycle::0     52955077     70.78%     70.78% # Number of insts issued each cycle
+system.cpu0.iq.ISSUE:issued_per_cycle::1     11074556     14.80%     85.59% # Number of insts issued each cycle
+system.cpu0.iq.ISSUE:issued_per_cycle::2      4848896      6.48%     92.07% # Number of insts issued each cycle
+system.cpu0.iq.ISSUE:issued_per_cycle::3      2948908      3.94%     96.01% # Number of insts issued each cycle
+system.cpu0.iq.ISSUE:issued_per_cycle::4      1827398      2.44%     98.45% # Number of insts issued each cycle
+system.cpu0.iq.ISSUE:issued_per_cycle::5       727506      0.97%     99.43% # Number of insts issued each cycle
+system.cpu0.iq.ISSUE:issued_per_cycle::6       332197      0.44%     99.87% # Number of insts issued each cycle
+system.cpu0.iq.ISSUE:issued_per_cycle::7        81828      0.11%     99.98% # Number of insts issued each cycle
 system.cpu0.iq.ISSUE:issued_per_cycle::8        15820      0.02%    100.00% # Number of insts issued each cycle
 system.cpu0.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
 system.cpu0.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
@@ -576,14 +576,14 @@ system.cpu1.commit.COM:committed_per_cycle::samples     33118489
 system.cpu1.commit.COM:committed_per_cycle::mean     0.526612                       # Number of insts commited each cycle
 system.cpu1.commit.COM:committed_per_cycle::stdev     1.338198                       # Number of insts commited each cycle
 system.cpu1.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
-system.cpu1.commit.COM:committed_per_cycle::0-1     25969028     78.41%     78.41% # Number of insts commited each cycle
-system.cpu1.commit.COM:committed_per_cycle::1-2      3179753      9.60%     88.01% # Number of insts commited each cycle
-system.cpu1.commit.COM:committed_per_cycle::2-3      1522948      4.60%     92.61% # Number of insts commited each cycle
-system.cpu1.commit.COM:committed_per_cycle::3-4       936064      2.83%     95.44% # Number of insts commited each cycle
-system.cpu1.commit.COM:committed_per_cycle::4-5       628296      1.90%     97.34% # Number of insts commited each cycle
-system.cpu1.commit.COM:committed_per_cycle::5-6       237537      0.72%     98.05% # Number of insts commited each cycle
-system.cpu1.commit.COM:committed_per_cycle::6-7       164527      0.50%     98.55% # Number of insts commited each cycle
-system.cpu1.commit.COM:committed_per_cycle::7-8       123974      0.37%     98.92% # Number of insts commited each cycle
+system.cpu1.commit.COM:committed_per_cycle::0     25969028     78.41%     78.41% # Number of insts commited each cycle
+system.cpu1.commit.COM:committed_per_cycle::1      3179753      9.60%     88.01% # Number of insts commited each cycle
+system.cpu1.commit.COM:committed_per_cycle::2      1522948      4.60%     92.61% # Number of insts commited each cycle
+system.cpu1.commit.COM:committed_per_cycle::3       936064      2.83%     95.44% # Number of insts commited each cycle
+system.cpu1.commit.COM:committed_per_cycle::4       628296      1.90%     97.34% # Number of insts commited each cycle
+system.cpu1.commit.COM:committed_per_cycle::5       237537      0.72%     98.05% # Number of insts commited each cycle
+system.cpu1.commit.COM:committed_per_cycle::6       164527      0.50%     98.55% # Number of insts commited each cycle
+system.cpu1.commit.COM:committed_per_cycle::7       123974      0.37%     98.92% # Number of insts commited each cycle
 system.cpu1.commit.COM:committed_per_cycle::8       356362      1.08%    100.00% # Number of insts commited each cycle
 system.cpu1.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
 system.cpu1.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
@@ -786,14 +786,14 @@ system.cpu1.fetch.rateDist::samples          33684585                       # Nu
 system.cpu1.fetch.rateDist::mean             0.705985                       # Number of instructions fetched each cycle (Total)
 system.cpu1.fetch.rateDist::stdev            2.028331                       # Number of instructions fetched each cycle (Total)
 system.cpu1.fetch.rateDist::underflows              0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::0-1              29238127     86.80%     86.80% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::1-2                297283      0.88%     87.68% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::2-3                597287      1.77%     89.46% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::3-4                350001      1.04%     90.49% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::4-5                693611      2.06%     92.55% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::5-6                228580      0.68%     93.23% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::6-7                280979      0.83%     94.07% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::7-8                354019      1.05%     95.12% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::0                29238127     86.80%     86.80% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::1                  297283      0.88%     87.68% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::2                  597287      1.77%     89.46% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::3                  350001      1.04%     90.49% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::4                  693611      2.06%     92.55% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::5                  228580      0.68%     93.23% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::6                  280979      0.83%     94.07% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::7                  354019      1.05%     95.12% # Number of instructions fetched each cycle (Total)
 system.cpu1.fetch.rateDist::8                 1644698      4.88%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu1.fetch.rateDist::overflows               0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu1.fetch.rateDist::min_value               0                       # Number of instructions fetched each cycle (Total)
@@ -966,14 +966,14 @@ system.cpu1.iq.ISSUE:issued_per_cycle::samples     33684585
 system.cpu1.iq.ISSUE:issued_per_cycle::mean     0.541162                       # Number of insts issued each cycle
 system.cpu1.iq.ISSUE:issued_per_cycle::stdev     1.162170                       # Number of insts issued each cycle
 system.cpu1.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
-system.cpu1.iq.ISSUE:issued_per_cycle::0-1     25088136     74.48%     74.48% # Number of insts issued each cycle
-system.cpu1.iq.ISSUE:issued_per_cycle::1-2      4124812     12.25%     86.72% # Number of insts issued each cycle
-system.cpu1.iq.ISSUE:issued_per_cycle::2-3      1756786      5.22%     91.94% # Number of insts issued each cycle
-system.cpu1.iq.ISSUE:issued_per_cycle::3-4      1209447      3.59%     95.53% # Number of insts issued each cycle
-system.cpu1.iq.ISSUE:issued_per_cycle::4-5       865609      2.57%     98.10% # Number of insts issued each cycle
-system.cpu1.iq.ISSUE:issued_per_cycle::5-6       413218      1.23%     99.33% # Number of insts issued each cycle
-system.cpu1.iq.ISSUE:issued_per_cycle::6-7       164057      0.49%     99.81% # Number of insts issued each cycle
-system.cpu1.iq.ISSUE:issued_per_cycle::7-8        50935      0.15%     99.97% # Number of insts issued each cycle
+system.cpu1.iq.ISSUE:issued_per_cycle::0     25088136     74.48%     74.48% # Number of insts issued each cycle
+system.cpu1.iq.ISSUE:issued_per_cycle::1      4124812     12.25%     86.72% # Number of insts issued each cycle
+system.cpu1.iq.ISSUE:issued_per_cycle::2      1756786      5.22%     91.94% # Number of insts issued each cycle
+system.cpu1.iq.ISSUE:issued_per_cycle::3      1209447      3.59%     95.53% # Number of insts issued each cycle
+system.cpu1.iq.ISSUE:issued_per_cycle::4       865609      2.57%     98.10% # Number of insts issued each cycle
+system.cpu1.iq.ISSUE:issued_per_cycle::5       413218      1.23%     99.33% # Number of insts issued each cycle
+system.cpu1.iq.ISSUE:issued_per_cycle::6       164057      0.49%     99.81% # Number of insts issued each cycle
+system.cpu1.iq.ISSUE:issued_per_cycle::7        50935      0.15%     99.97% # Number of insts issued each cycle
 system.cpu1.iq.ISSUE:issued_per_cycle::8        11585      0.03%    100.00% # Number of insts issued each cycle
 system.cpu1.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
 system.cpu1.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
index f6482ad237dd9347b029fef4db50abd1ece2e6ac..6a353dabf0d293ef603444b46b410cf69399e285 100755 (executable)
@@ -1,3 +1,5 @@
+Redirecting stdout to build/ALPHA_FS/tests/fast/long/10.linux-boot/alpha/linux/tsunami-o3/simout
+Redirecting stderr to build/ALPHA_FS/tests/fast/long/10.linux-boot/alpha/linux/tsunami-o3/simerr
 M5 Simulator System
 
 Copyright (c) 2001-2008
@@ -5,9 +7,9 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled May 12 2010 02:36:15
-M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
-M5 started May 12 2010 02:37:22
+M5 compiled Jun  6 2010 03:50:36
+M5 revision ba1a0193c050 7448 default tip
+M5 started Jun  6 2010 03:51:37
 M5 executing on zizzer
 command line: build/ALPHA_FS/m5.fast -d build/ALPHA_FS/tests/fast/long/10.linux-boot/alpha/linux/tsunami-o3 -re tests/run.py build/ALPHA_FS/tests/fast/long/10.linux-boot/alpha/linux/tsunami-o3
 Global frequency set at 1000000000000 ticks per second
index 6ec7aca0a66633e87693d5e29c343bf81ff31c6a..867b96dc0e0fbce4890ea847b205cfb0c0418bd8 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 154746                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 291744                       # Number of bytes of host memory used
-host_seconds                                   343.04                       # Real time elapsed on the host
-host_tick_rate                             5443609822                       # Simulator tick rate (ticks/s)
+host_inst_rate                                 146942                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 291780                       # Number of bytes of host memory used
+host_seconds                                   361.25                       # Real time elapsed on the host
+host_tick_rate                             5169110276                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                    53083414                       # Number of instructions simulated
 sim_seconds                                  1.867360                       # Number of seconds simulated
@@ -23,14 +23,14 @@ system.cpu.commit.COM:committed_per_cycle::samples    100508484
 system.cpu.commit.COM:committed_per_cycle::mean     0.559927                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::stdev     1.327303                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::0-1     76371825     75.99%     75.99% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::1-2     10652369     10.60%     86.58% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::2-3      5995069      5.96%     92.55% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::3-4      2948172      2.93%     95.48% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::4-5      2094039      2.08%     97.57% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::5-6       649751      0.65%     98.21% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::6-7       415244      0.41%     98.62% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::7-8       382142      0.38%     99.01% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::0     76371825     75.99%     75.99% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::1     10652369     10.60%     86.58% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::2      5995069      5.96%     92.55% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::3      2948172      2.93%     95.48% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::4      2094039      2.08%     97.57% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::5       649751      0.65%     98.21% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::6       415244      0.41%     98.62% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::7       382142      0.38%     99.01% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::8       999873      0.99%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
@@ -235,14 +235,14 @@ system.cpu.fetch.rateDist::samples          102147731                       # Nu
 system.cpu.fetch.rateDist::mean              0.727155                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::stdev             2.025450                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0-1               87794438     85.95%     85.95% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1-2                1023092      1.00%     86.95% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2-3                1967534      1.93%     88.88% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3-4                 960313      0.94%     89.82% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4-5                2993138      2.93%     92.75% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5-6                 661201      0.65%     93.39% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6-7                 802863      0.79%     94.18% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7-8                1218814      1.19%     95.37% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0                 87794438     85.95%     85.95% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1                  1023092      1.00%     86.95% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2                  1967534      1.93%     88.88% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3                   960313      0.94%     89.82% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4                  2993138      2.93%     92.75% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5                   661201      0.65%     93.39% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6                   802863      0.79%     94.18% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7                  1218814      1.19%     95.37% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::8                  4726338      4.63%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
@@ -415,14 +415,14 @@ system.cpu.iq.ISSUE:issued_per_cycle::samples    102147731
 system.cpu.iq.ISSUE:issued_per_cycle::mean     0.569292                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::stdev     1.137713                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::0-1     73060847     71.52%     71.52% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::1-2     14641510     14.33%     85.86% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::2-3      6377407      6.24%     92.10% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::3-4      3918998      3.84%     95.94% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::4-5      2506307      2.45%     98.39% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::5-6      1046173      1.02%     99.42% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::6-7       456673      0.45%     99.86% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::7-8       116088      0.11%     99.98% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::0      73060847     71.52%     71.52% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::1      14641510     14.33%     85.86% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::2       6377407      6.24%     92.10% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::3       3918998      3.84%     95.94% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::4       2506307      2.45%     98.39% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::5       1046173      1.02%     99.42% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::6        456673      0.45%     99.86% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::7        116088      0.11%     99.98% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::8         23728      0.02%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
index d811986354b4bc4bbf290c34c1bb133ef9873097..a0824239972a351d945349bc29f02f10b9788a1d 100755 (executable)
@@ -1,3 +1,5 @@
+Redirecting stdout to build/ALPHA_SE/tests/fast/long/30.eon/alpha/tru64/o3-timing/simout
+Redirecting stderr to build/ALPHA_SE/tests/fast/long/30.eon/alpha/tru64/o3-timing/simerr
 M5 Simulator System
 
 Copyright (c) 2001-2008
@@ -5,9 +7,9 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled May 12 2010 01:43:39
-M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
-M5 started May 12 2010 01:43:41
+M5 compiled Jun  6 2010 03:04:38
+M5 revision ba1a0193c050 7448 default tip
+M5 started Jun  6 2010 03:04:42
 M5 executing on zizzer
 command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/30.eon/alpha/tru64/o3-timing -re tests/run.py build/ALPHA_SE/tests/fast/long/30.eon/alpha/tru64/o3-timing
 Global frequency set at 1000000000000 ticks per second
index ca20bd45c959628ac84e2a7c45e273067c2cdd87..f6163796974a2ae7885e4f59a549aee57d80b487 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 229808                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 213388                       # Number of bytes of host memory used
-host_seconds                                  1634.30                       # Real time elapsed on the host
-host_tick_rate                               82387662                       # Simulator tick rate (ticks/s)
+host_inst_rate                                 242260                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 213404                       # Number of bytes of host memory used
+host_seconds                                  1550.30                       # Real time elapsed on the host
+host_tick_rate                               86851686                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                   375574819                       # Number of instructions simulated
 sim_seconds                                  0.134646                       # Number of seconds simulated
@@ -23,14 +23,14 @@ system.cpu.commit.COM:committed_per_cycle::samples    253935739
 system.cpu.commit.COM:committed_per_cycle::mean     1.569943                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::stdev     2.243237                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::0-1    122688628     48.31%     48.31% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::1-2     50190176     19.76%     68.08% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::2-3     18710011      7.37%     75.45% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::3-4     19547996      7.70%     83.15% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::4-5     12735073      5.02%     88.16% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::5-6      8256826      3.25%     91.41% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::6-7      5486679      2.16%     93.57% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::7-8      3296888      1.30%     94.87% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::0    122688628     48.31%     48.31% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::1     50190176     19.76%     68.08% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::2     18710011      7.37%     75.45% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::3     19547996      7.70%     83.15% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::4     12735073      5.02%     88.16% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::5      8256826      3.25%     91.41% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::6      5486679      2.16%     93.57% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::7      3296888      1.30%     94.87% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::8     13023462      5.13%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
@@ -157,14 +157,14 @@ system.cpu.fetch.rateDist::samples          269151403                       # Nu
 system.cpu.fetch.rateDist::mean              2.021852                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::stdev             3.019136                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0-1              165698966     61.56%     61.56% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1-2               11106934      4.13%     65.69% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2-3               11530416      4.28%     69.97% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3-4                6307474      2.34%     72.32% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4-5               14437862      5.36%     77.68% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5-6                9686725      3.60%     81.28% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6-7                7134176      2.65%     83.93% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7-8                3886825      1.44%     85.38% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0                165698966     61.56%     61.56% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1                 11106934      4.13%     65.69% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2                 11530416      4.28%     69.97% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3                  6307474      2.34%     72.32% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4                 14437862      5.36%     77.68% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5                  9686725      3.60%     81.28% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6                  7134176      2.65%     83.93% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7                  3886825      1.44%     85.38% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::8                 39362025     14.62%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
@@ -306,14 +306,14 @@ system.cpu.iq.ISSUE:issued_per_cycle::samples    269151403
 system.cpu.iq.ISSUE:issued_per_cycle::mean     1.593279                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::stdev     1.717169                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::0-1     98731931     36.68%     36.68% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::1-2     57661044     21.42%     58.11% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::2-3     40586976     15.08%     73.19% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::3-4     29421704     10.93%     84.12% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::4-5     23908046      8.88%     93.00% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::5-6     10239078      3.80%     96.80% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::6-7      5871323      2.18%     98.99% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::7-8      2172785      0.81%     99.79% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::0      98731931     36.68%     36.68% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::1      57661044     21.42%     58.11% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::2      40586976     15.08%     73.19% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::3      29421704     10.93%     84.12% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::4      23908046      8.88%     93.00% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::5      10239078      3.80%     96.80% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::6       5871323      2.18%     98.99% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::7       2172785      0.81%     99.79% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::8        558516      0.21%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
index 4e9d1704171148b2a66d72e17435f8a237aa93b4..c04d8ba25ecd75b21e6242fb2dc53e1de8a225f5 100755 (executable)
@@ -1,3 +1,5 @@
+Redirecting stdout to build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/o3-timing/simout
+Redirecting stderr to build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/o3-timing/simerr
 M5 Simulator System
 
 Copyright (c) 2001-2008
@@ -5,9 +7,9 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled May 12 2010 01:43:39
-M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
-M5 started May 12 2010 01:44:11
+M5 compiled Jun  6 2010 03:04:38
+M5 revision ba1a0193c050 7448 default tip
+M5 started Jun  6 2010 03:07:52
 M5 executing on zizzer
 command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/o3-timing -re tests/run.py build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/o3-timing
 Global frequency set at 1000000000000 ticks per second
index 88b7dc5dd35b7ea4407e5daebf1d0b6ec0c9b95b..b9fdde085b92792c9ac1ec61478f5b9a16f0949a 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 173583                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 213764                       # Number of bytes of host memory used
-host_seconds                                 10502.41                       # Real time elapsed on the host
-host_tick_rate                               66694888                       # Simulator tick rate (ticks/s)
+host_inst_rate                                 150652                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 214040                       # Number of bytes of host memory used
+host_seconds                                 12101.02                       # Real time elapsed on the host
+host_tick_rate                               57884111                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                  1823043370                       # Number of instructions simulated
 sim_seconds                                  0.700457                       # Number of seconds simulated
@@ -23,14 +23,14 @@ system.cpu.commit.COM:committed_per_cycle::samples   1302157693
 system.cpu.commit.COM:committed_per_cycle::mean     1.542814                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::stdev     2.203929                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::0-1    596380613     45.80%     45.80% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::1-2    273242120     20.98%     66.78% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::2-3    173533589     13.33%     80.11% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::3-4     65306568      5.02%     85.13% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::4-5     48690140      3.74%     88.86% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::5-6     33944722      2.61%     91.47% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::6-7     18456166      1.42%     92.89% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::7-8     23292764      1.79%     94.68% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::0    596380613     45.80%     45.80% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::1    273242120     20.98%     66.78% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::2    173533589     13.33%     80.11% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::3     65306568      5.02%     85.13% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::4     48690140      3.74%     88.86% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::5     33944722      2.61%     91.47% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::6     18456166      1.42%     92.89% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::7     23292764      1.79%     94.68% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::8     69311011      5.32%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
@@ -157,14 +157,14 @@ system.cpu.fetch.rateDist::samples         1400755789                       # Nu
 system.cpu.fetch.rateDist::mean              2.153055                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::stdev             3.032526                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0-1              824834992     58.88%     58.88% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1-2               53206817      3.80%     62.68% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2-3               38924738      2.78%     65.46% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3-4               62366133      4.45%     69.91% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4-5              120532729      8.60%     78.52% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5-6               35808657      2.56%     81.08% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6-7               38526871      2.75%     83.83% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7-8                7024237      0.50%     84.33% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0                824834992     58.88%     58.88% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1                 53206817      3.80%     62.68% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2                 38924738      2.78%     65.46% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3                 62366133      4.45%     69.91% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4                120532729      8.60%     78.52% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5                 35808657      2.56%     81.08% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6                 38526871      2.75%     83.83% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7                  7024237      0.50%     84.33% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::8                219530615     15.67%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
@@ -306,14 +306,14 @@ system.cpu.iq.ISSUE:issued_per_cycle::samples   1400755789
 system.cpu.iq.ISSUE:issued_per_cycle::mean     1.487303                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::stdev     1.636763                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::0-1    530170444     37.85%     37.85% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::1-2    284246633     20.29%     58.14% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::2-3    272843485     19.48%     77.62% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::3-4    155156600     11.08%     88.70% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::4-5     63055400      4.50%     93.20% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::5-6     50914622      3.63%     96.83% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::6-7     32393130      2.31%     99.15% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::7-8      9012045      0.64%     99.79% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::0     530170444     37.85%     37.85% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::1     284246633     20.29%     58.14% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::2     272843485     19.48%     77.62% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::3     155156600     11.08%     88.70% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::4      63055400      4.50%     93.20% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::5      50914622      3.63%     96.83% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::6      32393130      2.31%     99.15% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::7       9012045      0.64%     99.79% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::8       2963430      0.21%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
index 361003678227e975ee170bb8522c465f13444032..409031e84ad5f539deb34e83474c4b8b1edfeb97 100755 (executable)
@@ -1,3 +1,5 @@
+Redirecting stdout to build/ALPHA_SE/tests/fast/long/50.vortex/alpha/tru64/o3-timing/simout
+Redirecting stderr to build/ALPHA_SE/tests/fast/long/50.vortex/alpha/tru64/o3-timing/simerr
 M5 Simulator System
 
 Copyright (c) 2001-2008
@@ -5,9 +7,9 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled May 12 2010 01:43:39
-M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
-M5 started May 12 2010 01:52:23
+M5 compiled Jun  6 2010 03:04:38
+M5 revision ba1a0193c050 7448 default tip
+M5 started Jun  6 2010 03:07:19
 M5 executing on zizzer
 command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/50.vortex/alpha/tru64/o3-timing -re tests/run.py build/ALPHA_SE/tests/fast/long/50.vortex/alpha/tru64/o3-timing
 Global frequency set at 1000000000000 ticks per second
index 182c67d631293a517357b5a07e30038b291752c6..7506a8fb67d6c04330b20b919bcbe4174c8264e8 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 184348                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 216288                       # Number of bytes of host memory used
-host_seconds                                   431.75                       # Real time elapsed on the host
-host_tick_rate                               62947203                       # Simulator tick rate (ticks/s)
+host_inst_rate                                 172331                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 216300                       # Number of bytes of host memory used
+host_seconds                                   461.86                       # Real time elapsed on the host
+host_tick_rate                               58843672                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                    79591756                       # Number of instructions simulated
 sim_seconds                                  0.027177                       # Number of seconds simulated
@@ -23,14 +23,14 @@ system.cpu.commit.COM:committed_per_cycle::samples     51827032
 system.cpu.commit.COM:committed_per_cycle::mean     1.704529                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::stdev     2.326613                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::0-1     22597378     43.60%     43.60% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::1-2     11350095     21.90%     65.50% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::2-3      5102840      9.85%     75.35% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::3-4      3559000      6.87%     82.21% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::4-5      2567186      4.95%     87.17% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::5-6      1515845      2.92%     90.09% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::6-7      1002832      1.93%     92.03% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::7-8       811912      1.57%     93.59% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::0     22597378     43.60%     43.60% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::1     11350095     21.90%     65.50% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::2      5102840      9.85%     75.35% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::3      3559000      6.87%     82.21% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::4      2567186      4.95%     87.17% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::5      1515845      2.92%     90.09% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::6      1002832      1.93%     92.03% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::7       811912      1.57%     93.59% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::8      3319944      6.41%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
@@ -157,14 +157,14 @@ system.cpu.fetch.rateDist::samples           53133675                       # Nu
 system.cpu.fetch.rateDist::mean              1.946813                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::stdev             2.939021                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0-1               33232285     62.54%     62.54% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1-2                1906283      3.59%     66.13% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2-3                1507954      2.84%     68.97% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3-4                1896878      3.57%     72.54% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4-5                3940139      7.42%     79.96% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5-6                1882924      3.54%     83.50% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6-7                 690153      1.30%     84.80% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7-8                1104079      2.08%     86.88% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0                 33232285     62.54%     62.54% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1                  1906283      3.59%     66.13% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2                  1507954      2.84%     68.97% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3                  1896878      3.57%     72.54% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4                  3940139      7.42%     79.96% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5                  1882924      3.54%     83.50% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6                   690153      1.30%     84.80% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7                  1104079      2.08%     86.88% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::8                  6972980     13.12%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
@@ -306,14 +306,14 @@ system.cpu.iq.ISSUE:issued_per_cycle::samples     53133675
 system.cpu.iq.ISSUE:issued_per_cycle::mean     1.608151                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::stdev     1.716289                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::0-1     17599811     33.12%     33.12% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::1-2     14135768     26.60%     59.73% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::2-3      8101815     15.25%     74.98% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::3-4      4767583      8.97%     83.95% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::4-5      4587960      8.63%     92.58% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::5-6      2114458      3.98%     96.56% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::6-7      1132800      2.13%     98.69% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::7-8       463918      0.87%     99.57% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::0      17599811     33.12%     33.12% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::1      14135768     26.60%     59.73% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::2       8101815     15.25%     74.98% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::3       4767583      8.97%     83.95% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::4       4587960      8.63%     92.58% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::5       2114458      3.98%     96.56% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::6       1132800      2.13%     98.69% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::7        463918      0.87%     99.57% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::8        229562      0.43%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
index d2c3c175bd7216cb2810a22a0a7ff03296d2c950..0be7bd3b393190a3b1153c1e23acb986f5a0584a 100755 (executable)
@@ -1,3 +1,5 @@
+Redirecting stdout to build/ALPHA_SE/tests/fast/long/60.bzip2/alpha/tru64/o3-timing/simout
+Redirecting stderr to build/ALPHA_SE/tests/fast/long/60.bzip2/alpha/tru64/o3-timing/simerr
 M5 Simulator System
 
 Copyright (c) 2001-2008
@@ -5,9 +7,9 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled May 16 2010 18:46:51
-M5 revision 38e5c8a73ea9 7084 default tip
-M5 started May 16 2010 18:46:55
+M5 compiled Jun  6 2010 03:04:38
+M5 revision ba1a0193c050 7448 default tip
+M5 started Jun  6 2010 03:30:51
 M5 executing on zizzer
 command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/60.bzip2/alpha/tru64/o3-timing -re tests/run.py build/ALPHA_SE/tests/fast/long/60.bzip2/alpha/tru64/o3-timing
 Global frequency set at 1000000000000 ticks per second
index 2b683dcfe86abb1302686854dd70a8376d931af1..93a32f882f411c5bd77b134917d548eadbf1645f 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 144441                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 206960                       # Number of bytes of host memory used
-host_seconds                                 12019.07                       # Real time elapsed on the host
-host_tick_rate                               61604184                       # Simulator tick rate (ticks/s)
+host_inst_rate                                 192033                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 206980                       # Number of bytes of host memory used
+host_seconds                                  9040.35                       # Real time elapsed on the host
+host_tick_rate                               81902195                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                  1736043781                       # Number of instructions simulated
 sim_seconds                                  0.740425                       # Number of seconds simulated
@@ -23,14 +23,14 @@ system.cpu.commit.COM:committed_per_cycle::samples   1374695730
 system.cpu.commit.COM:committed_per_cycle::mean     1.323769                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::stdev     2.099460                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::0-1    733755921     53.38%     53.38% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::1-2    260590847     18.96%     72.33% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::2-3    127148586      9.25%     81.58% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::3-4     73808717      5.37%     86.95% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::4-5     48837558      3.55%     90.50% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::5-6     32392808      2.36%     92.86% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::6-7     24165844      1.76%     94.62% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::7-8     10806972      0.79%     95.40% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::0    733755921     53.38%     53.38% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::1    260590847     18.96%     72.33% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::2    127148586      9.25%     81.58% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::3     73808717      5.37%     86.95% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::4     48837558      3.55%     90.50% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::5     32392808      2.36%     92.86% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::6     24165844      1.76%     94.62% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::7     10806972      0.79%     95.40% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::8     63188477      4.60%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
@@ -167,14 +167,14 @@ system.cpu.fetch.rateDist::samples         1468602609                       # Nu
 system.cpu.fetch.rateDist::mean              1.955835                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::stdev             2.862588                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0-1              907478951     61.79%     61.79% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1-2               48285594      3.29%     65.08% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2-3               31293098      2.13%     67.21% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3-4               51463172      3.50%     70.71% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4-5              124103039      8.45%     79.17% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5-6               68291233      4.65%     83.82% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6-7               47448055      3.23%     87.05% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7-8               37389871      2.55%     89.59% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0                907478951     61.79%     61.79% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1                 48285594      3.29%     65.08% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2                 31293098      2.13%     67.21% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3                 51463172      3.50%     70.71% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4                124103039      8.45%     79.17% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5                 68291233      4.65%     83.82% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6                 47448055      3.23%     87.05% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7                 37389871      2.55%     89.59% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::8                152849596     10.41%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
@@ -316,14 +316,14 @@ system.cpu.iq.ISSUE:issued_per_cycle::samples   1468602609
 system.cpu.iq.ISSUE:issued_per_cycle::mean     1.582741                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::stdev     1.758662                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::0-1    577211692     39.30%     39.30% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::1-2    268561729     18.29%     57.59% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::2-3    245516096     16.72%     74.31% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::3-4    137351239      9.35%     83.66% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::4-5    112900190      7.69%     91.35% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::5-6     73000831      4.97%     96.32% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::6-7     43951863      2.99%     99.31% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::7-8      8418123      0.57%     99.88% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::0     577211692     39.30%     39.30% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::1     268561729     18.29%     57.59% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::2     245516096     16.72%     74.31% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::3     137351239      9.35%     83.66% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::4     112900190      7.69%     91.35% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::5      73000831      4.97%     96.32% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::6      43951863      2.99%     99.31% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::7       8418123      0.57%     99.88% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::8       1690846      0.12%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
index 6a7caf9b49cbfc89cbcd5fb451e2f42c43e7bb4d..adb770d425bbad2d54057bde281a0800840450fe 100755 (executable)
@@ -1,3 +1,5 @@
+Redirecting stdout to build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/o3-timing/simout
+Redirecting stderr to build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/o3-timing/simerr
 M5 Simulator System
 
 Copyright (c) 2001-2008
@@ -5,9 +7,9 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled May 12 2010 01:43:39
-M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
-M5 started May 12 2010 01:45:37
+M5 compiled Jun  6 2010 03:04:38
+M5 revision ba1a0193c050 7448 default tip
+M5 started Jun  6 2010 03:04:41
 M5 executing on zizzer
 command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/o3-timing -re tests/run.py build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/o3-timing
 Couldn't unlink  build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/o3-timing/smred.sav
index 92d71f0ba8908ef47c0c3c36ba74667fe9967534..317b399da26b3acebbd2d24a2d2179ab372b9743 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 153450                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 210984                       # Number of bytes of host memory used
-host_seconds                                   548.58                       # Real time elapsed on the host
-host_tick_rate                               73456175                       # Simulator tick rate (ticks/s)
+host_inst_rate                                 133236                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 211268                       # Number of bytes of host memory used
+host_seconds                                   631.81                       # Real time elapsed on the host
+host_tick_rate                               63779599                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                    84179709                       # Number of instructions simulated
 sim_seconds                                  0.040297                       # Number of seconds simulated
@@ -23,14 +23,14 @@ system.cpu.commit.COM:committed_per_cycle::samples     72454759
 system.cpu.commit.COM:committed_per_cycle::mean     1.268420                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::stdev     1.963909                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::0-1     35335976     48.77%     48.77% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::1-2     18219580     25.15%     73.92% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::2-3      7350657     10.15%     84.06% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::3-4      3843959      5.31%     89.37% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::4-5      2026400      2.80%     92.16% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::5-6      1285963      1.77%     93.94% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::6-7       738665      1.02%     94.96% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::7-8       745593      1.03%     95.99% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::0     35335976     48.77%     48.77% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::1     18219580     25.15%     73.92% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::2      7350657     10.15%     84.06% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::3      3843959      5.31%     89.37% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::4      2026400      2.80%     92.16% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::5      1285963      1.77%     93.94% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::6       738665      1.02%     94.96% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::7       745593      1.03%     95.99% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::8      2907966      4.01%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
@@ -157,14 +157,14 @@ system.cpu.fetch.rateDist::samples           80484719                       # Nu
 system.cpu.fetch.rateDist::mean              2.076420                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::stdev             3.094224                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0-1               50001427     62.13%     62.13% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1-2                3132178      3.89%     66.02% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2-3                1884597      2.34%     68.36% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3-4                3228306      4.01%     72.37% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4-5                4370184      5.43%     77.80% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5-6                1507606      1.87%     79.67% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6-7                1854945      2.30%     81.98% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7-8                1658454      2.06%     84.04% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0                 50001427     62.13%     62.13% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1                  3132178      3.89%     66.02% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2                  1884597      2.34%     68.36% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3                  3228306      4.01%     72.37% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4                  4370184      5.43%     77.80% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5                  1507606      1.87%     79.67% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6                  1854945      2.30%     81.98% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7                  1658454      2.06%     84.04% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::8                 12847022     15.96%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
@@ -306,14 +306,14 @@ system.cpu.iq.ISSUE:issued_per_cycle::samples     80484719
 system.cpu.iq.ISSUE:issued_per_cycle::mean     1.291184                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::stdev     1.543424                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::0-1     34420666     42.77%     42.77% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::1-2     18632497     23.15%     65.92% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::2-3     11734091     14.58%     80.50% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::3-4      6720766      8.35%     88.85% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::4-5      5079668      6.31%     95.16% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::5-6      2378591      2.96%     98.11% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::6-7      1227784      1.53%     99.64% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::7-8       245969      0.31%     99.94% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::0      34420666     42.77%     42.77% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::1      18632497     23.15%     65.92% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::2      11734091     14.58%     80.50% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::3       6720766      8.35%     88.85% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::4       5079668      6.31%     95.16% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::5       2378591      2.96%     98.11% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::6       1227784      1.53%     99.64% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::7        245969      0.31%     99.94% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::8         44687      0.06%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
index 2c74abf7c89c811486ea7fa8882df3cc75953ae0..4261d2ba3648762202be46a75a0bcc53f27d0114 100755 (executable)
@@ -1,3 +1,5 @@
+Redirecting stdout to build/ALPHA_SE/tests/fast/quick/00.hello/alpha/linux/o3-timing/simout
+Redirecting stderr to build/ALPHA_SE/tests/fast/quick/00.hello/alpha/linux/o3-timing/simerr
 M5 Simulator System
 
 Copyright (c) 2001-2008
@@ -5,9 +7,9 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled May 12 2010 01:43:39
-M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
-M5 started May 12 2010 01:59:38
+M5 compiled Jun  6 2010 03:04:38
+M5 revision ba1a0193c050 7448 default tip
+M5 started Jun  6 2010 03:09:06
 M5 executing on zizzer
 command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/00.hello/alpha/linux/o3-timing -re tests/run.py build/ALPHA_SE/tests/fast/quick/00.hello/alpha/linux/o3-timing
 Global frequency set at 1000000000000 ticks per second
index 1208848c57e8c09a485beece9fad7c3450e30e4c..fd2b0ddaf864240abcbd5110d2e2ee56d5136714 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                  84020                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 204400                       # Number of bytes of host memory used
+host_inst_rate                                  80384                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 204420                       # Number of bytes of host memory used
 host_seconds                                     0.08                       # Real time elapsed on the host
-host_tick_rate                              163850067                       # Simulator tick rate (ticks/s)
+host_tick_rate                              156814646                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                        6386                       # Number of instructions simulated
 sim_seconds                                  0.000012                       # Number of seconds simulated
@@ -23,14 +23,14 @@ system.cpu.commit.COM:committed_per_cycle::samples        12431
 system.cpu.commit.COM:committed_per_cycle::mean     0.515083                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::stdev     1.305811                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::0-1         9528     76.65%     76.65% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::1-2         1629     13.10%     89.75% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::2-3          491      3.95%     93.70% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::3-4          259      2.08%     95.78% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::4-5          156      1.25%     97.04% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::5-6          104      0.84%     97.88% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::6-7           96      0.77%     98.65% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::7-8           49      0.39%     99.04% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::0         9528     76.65%     76.65% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::1         1629     13.10%     89.75% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::2          491      3.95%     93.70% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::3          259      2.08%     95.78% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::4          156      1.25%     97.04% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::5          104      0.84%     97.88% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::6           96      0.77%     98.65% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::7           49      0.39%     99.04% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::8          119      0.96%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
@@ -155,14 +155,14 @@ system.cpu.fetch.rateDist::samples              13331                       # Nu
 system.cpu.fetch.rateDist::mean              0.998350                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::stdev             2.390717                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0-1                  10920     81.91%     81.91% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1-2                    245      1.84%     83.75% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2-3                    221      1.66%     85.41% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3-4                    185      1.39%     86.80% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4-5                    233      1.75%     88.55% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5-6                    164      1.23%     89.78% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6-7                    228      1.71%     91.49% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7-8                    133      1.00%     92.48% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0                    10920     81.91%     81.91% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1                      245      1.84%     83.75% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2                      221      1.66%     85.41% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3                      185      1.39%     86.80% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4                      233      1.75%     88.55% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5                      164      1.23%     89.78% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6                      228      1.71%     91.49% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7                      133      1.00%     92.48% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::8                     1002      7.52%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
@@ -304,14 +304,14 @@ system.cpu.iq.ISSUE:issued_per_cycle::samples        13331
 system.cpu.iq.ISSUE:issued_per_cycle::mean     0.702498                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::stdev     1.304735                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::0-1         9142     68.58%     68.58% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::1-2         1697     12.73%     81.31% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::2-3         1062      7.97%     89.27% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::3-4          730      5.48%     94.75% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::4-5          359      2.69%     97.44% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::5-6          188      1.41%     98.85% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::6-7          105      0.79%     99.64% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::7-8           36      0.27%     99.91% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::0          9142     68.58%     68.58% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::1          1697     12.73%     81.31% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::2          1062      7.97%     89.27% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::3           730      5.48%     94.75% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::4           359      2.69%     97.44% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::5           188      1.41%     98.85% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::6           105      0.79%     99.64% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::7            36      0.27%     99.91% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::8            12      0.09%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
index 95c4493ba9e77abc154c1b75d234ace638109122..a969330c7466c6b819dec6bf8d00b8431ed0efae 100755 (executable)
@@ -1,3 +1,5 @@
+Redirecting stdout to build/ALPHA_SE/tests/fast/quick/00.hello/alpha/tru64/o3-timing/simout
+Redirecting stderr to build/ALPHA_SE/tests/fast/quick/00.hello/alpha/tru64/o3-timing/simerr
 M5 Simulator System
 
 Copyright (c) 2001-2008
@@ -5,9 +7,9 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled May 12 2010 01:43:39
-M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
-M5 started May 12 2010 02:10:59
+M5 compiled Jun  6 2010 03:04:38
+M5 revision ba1a0193c050 7448 default tip
+M5 started Jun  6 2010 03:04:41
 M5 executing on zizzer
 command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/00.hello/alpha/tru64/o3-timing -re tests/run.py build/ALPHA_SE/tests/fast/quick/00.hello/alpha/tru64/o3-timing
 Global frequency set at 1000000000000 ticks per second
index c49e5f81744e6903ad1caee1af49f531906aa808..7aa7cb16bb11c85c7af99828c27dce4a4b7a82ec 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                  87095                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 203396                       # Number of bytes of host memory used
-host_seconds                                     0.03                       # Real time elapsed on the host
-host_tick_rate                              263805903                       # Simulator tick rate (ticks/s)
+host_inst_rate                                   8638                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 203416                       # Number of bytes of host memory used
+host_seconds                                     0.28                       # Real time elapsed on the host
+host_tick_rate                               26335958                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                        2387                       # Number of instructions simulated
 sim_seconds                                  0.000007                       # Number of seconds simulated
@@ -23,14 +23,14 @@ system.cpu.commit.COM:committed_per_cycle::samples         6323
 system.cpu.commit.COM:committed_per_cycle::mean     0.407402                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::stdev     1.198077                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::0-1         5366     84.86%     84.86% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::1-2          262      4.14%     89.01% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::2-3          338      5.35%     94.35% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::3-4          131      2.07%     96.43% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::4-5           72      1.14%     97.56% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::5-6           64      1.01%     98.58% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::6-7           32      0.51%     99.08% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::7-8           19      0.30%     99.38% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::0         5366     84.86%     84.86% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::1          262      4.14%     89.01% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::2          338      5.35%     94.35% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::3          131      2.07%     96.43% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::4           72      1.14%     97.56% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::5           64      1.01%     98.58% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::6           32      0.51%     99.08% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::7           19      0.30%     99.38% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::8           39      0.62%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
@@ -155,14 +155,14 @@ system.cpu.fetch.rateDist::samples               6690                       # Nu
 system.cpu.fetch.rateDist::mean              0.857399                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::stdev             2.271719                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0-1                   5707     85.31%     85.31% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1-2                     48      0.72%     86.02% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2-3                    101      1.51%     87.53% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3-4                     74      1.11%     88.64% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4-5                    123      1.84%     90.48% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5-6                     57      0.85%     91.33% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6-7                     51      0.76%     92.09% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7-8                     51      0.76%     92.86% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0                     5707     85.31%     85.31% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1                       48      0.72%     86.02% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2                      101      1.51%     87.53% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3                       74      1.11%     88.64% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4                      123      1.84%     90.48% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5                       57      0.85%     91.33% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6                       51      0.76%     92.09% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7                       51      0.76%     92.86% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::8                      478      7.14%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
@@ -304,14 +304,14 @@ system.cpu.iq.ISSUE:issued_per_cycle::samples         6690
 system.cpu.iq.ISSUE:issued_per_cycle::mean     0.543199                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::stdev     1.215587                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::0-1         5134     76.74%     76.74% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::1-2          621      9.28%     86.02% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::2-3          357      5.34%     91.36% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::3-4          240      3.59%     94.95% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::4-5          184      2.75%     97.70% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::5-6          102      1.52%     99.22% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::6-7           36      0.54%     99.76% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::7-8           11      0.16%     99.93% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::0          5134     76.74%     76.74% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::1           621      9.28%     86.02% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::2           357      5.34%     91.36% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::3           240      3.59%     94.95% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::4           184      2.75%     97.70% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::5           102      1.52%     99.22% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::6            36      0.54%     99.76% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::7            11      0.16%     99.93% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::8             5      0.07%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
index 0c4704bfb389b23c853b6fc2ad200fc5ab2da24a..17b9c89ad70a6db04aca3b818568da51026f3f12 100755 (executable)
@@ -1,3 +1,5 @@
+Redirecting stdout to build/MIPS_SE/tests/fast/quick/00.hello/mips/linux/o3-timing/simout
+Redirecting stderr to build/MIPS_SE/tests/fast/quick/00.hello/mips/linux/o3-timing/simerr
 M5 Simulator System
 
 Copyright (c) 2001-2008
@@ -5,9 +7,9 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled May 12 2010 02:40:58
-M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
-M5 started May 12 2010 02:41:01
+M5 compiled Jun  6 2010 03:55:57
+M5 revision ba1a0193c050 7448 default tip
+M5 started Jun  6 2010 03:56:00
 M5 executing on zizzer
 command line: build/MIPS_SE/m5.fast -d build/MIPS_SE/tests/fast/quick/00.hello/mips/linux/o3-timing -re tests/run.py build/MIPS_SE/tests/fast/quick/00.hello/mips/linux/o3-timing
 Global frequency set at 1000000000000 ticks per second
index ab93396d919bd611e3ce497f50c09f186af06d8b..9cdd99a02e49d0be7568a375b381a0303036d5f1 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                  60574                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 205208                       # Number of bytes of host memory used
+host_inst_rate                                  59393                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 205240                       # Number of bytes of host memory used
 host_seconds                                     0.09                       # Real time elapsed on the host
-host_tick_rate                              163793003                       # Simulator tick rate (ticks/s)
+host_tick_rate                              160627549                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                        5169                       # Number of instructions simulated
 sim_seconds                                  0.000014                       # Number of seconds simulated
@@ -23,14 +23,14 @@ system.cpu.commit.COM:committed_per_cycle::samples        14488
 system.cpu.commit.COM:committed_per_cycle::mean     0.402126                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::stdev     1.127822                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::0-1        11934     82.37%     82.37% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::1-2         1210      8.35%     90.72% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::2-3          523      3.61%     94.33% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::3-4          292      2.02%     96.35% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::4-5          294      2.03%     98.38% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::5-6           67      0.46%     98.84% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::6-7           62      0.43%     99.27% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::7-8           37      0.26%     99.52% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::0        11934     82.37%     82.37% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::1         1210      8.35%     90.72% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::2          523      3.61%     94.33% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::3          292      2.02%     96.35% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::4          294      2.03%     98.38% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::5           67      0.46%     98.84% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::6           62      0.43%     99.27% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::7           37      0.26%     99.52% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::8           69      0.48%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
@@ -147,14 +147,14 @@ system.cpu.fetch.rateDist::samples              15561                       # Nu
 system.cpu.fetch.rateDist::mean              0.999100                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::stdev             2.261901                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0-1                  11491     73.84%     73.84% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1-2                   1812     11.64%     85.49% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2-3                    195      1.25%     86.74% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3-4                    140      0.90%     87.64% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4-5                    320      2.06%     89.70% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5-6                    114      0.73%     90.43% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6-7                    289      1.86%     92.29% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7-8                    259      1.66%     93.95% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0                    11491     73.84%     73.84% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1                     1812     11.64%     85.49% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2                      195      1.25%     86.74% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3                      140      0.90%     87.64% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4                      320      2.06%     89.70% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5                      114      0.73%     90.43% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6                      289      1.86%     92.29% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7                      259      1.66%     93.95% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::8                      941      6.05%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
@@ -296,14 +296,14 @@ system.cpu.iq.ISSUE:issued_per_cycle::samples        15561
 system.cpu.iq.ISSUE:issued_per_cycle::mean     0.567766                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::stdev     1.217819                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::0-1        11605     74.58%     74.58% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::1-2         1745     11.21%     85.79% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::2-3          791      5.08%     90.87% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::3-4          727      4.67%     95.55% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::4-5          340      2.18%     97.73% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::5-6          213      1.37%     99.10% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::6-7           93      0.60%     99.70% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::7-8           32      0.21%     99.90% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::0         11605     74.58%     74.58% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::1          1745     11.21%     85.79% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::2           791      5.08%     90.87% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::3           727      4.67%     95.55% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::4           340      2.18%     97.73% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::5           213      1.37%     99.10% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::6            93      0.60%     99.70% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::7            32      0.21%     99.90% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::8            15      0.10%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
index 3ef273e4f63c959c9cdbd25c99582154cf605531..91e0a0356d17e0bd6a7db99813095a1a33467463 100755 (executable)
@@ -1,5 +1,5 @@
 warn: Sockets disabled, not accepting gdb connections
 For more information see: http://www.m5sim.org/warn/d946bea6
-warn: allowing mmap of file @ fd 15924344. This will break if not /dev/zero.
+warn: allowing mmap of file @ fd 17982776. This will break if not /dev/zero.
 For more information see: http://www.m5sim.org/warn/3a2134f6
 hack: be nice to actually delete the event here
index 9691f5f7c3e60fee09c85fc3d1b9263fccf36bcd..b9932c14449d81a0c3aaa80b740ca4b0ef03325b 100755 (executable)
@@ -1,3 +1,5 @@
+Redirecting stdout to build/POWER_SE/tests/fast/quick/00.hello/power/linux/o3-timing/simout
+Redirecting stderr to build/POWER_SE/tests/fast/quick/00.hello/power/linux/o3-timing/simerr
 M5 Simulator System
 
 Copyright (c) 2001-2008
@@ -5,9 +7,9 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled May 12 2010 02:43:42
-M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
-M5 started May 12 2010 02:43:45
+M5 compiled Jun  6 2010 03:59:10
+M5 revision ba1a0193c050 7448 default tip
+M5 started Jun  6 2010 03:59:12
 M5 executing on zizzer
 command line: build/POWER_SE/m5.fast -d build/POWER_SE/tests/fast/quick/00.hello/power/linux/o3-timing -re tests/run.py build/POWER_SE/tests/fast/quick/00.hello/power/linux/o3-timing
 Global frequency set at 1000000000000 ticks per second
index 1e122344366574b07118d6c8d94e9e4c812ef335..e78679f835421b2ea32404939a2cf9b215d068af 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                  50476                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 202684                       # Number of bytes of host memory used
-host_seconds                                     0.12                       # Real time elapsed on the host
-host_tick_rate                              102996710                       # Simulator tick rate (ticks/s)
+host_inst_rate                                  82571                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 202992                       # Number of bytes of host memory used
+host_seconds                                     0.07                       # Real time elapsed on the host
+host_tick_rate                              168278845                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                        5800                       # Number of instructions simulated
 sim_seconds                                  0.000012                       # Number of seconds simulated
@@ -23,14 +23,14 @@ system.cpu.commit.COM:committed_per_cycle::samples        10785
 system.cpu.commit.COM:committed_per_cycle::mean     0.537784                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::stdev     1.251292                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::0-1         8225     76.26%     76.26% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::1-2         1129     10.47%     86.73% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::2-3          673      6.24%     92.97% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::3-4          258      2.39%     95.36% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::4-5          226      2.10%     97.46% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::5-6          120      1.11%     98.57% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::6-7           82      0.76%     99.33% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::7-8           21      0.19%     99.53% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::0         8225     76.26%     76.26% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::1         1129     10.47%     86.73% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::2          673      6.24%     92.97% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::3          258      2.39%     95.36% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::4          226      2.10%     97.46% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::5          120      1.11%     98.57% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::6           82      0.76%     99.33% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::7           21      0.19%     99.53% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::8           51      0.47%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
@@ -148,14 +148,14 @@ system.cpu.fetch.rateDist::samples              11355                       # Nu
 system.cpu.fetch.rateDist::mean              1.029238                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::stdev             2.423250                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0-1                   9285     81.77%     81.77% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1-2                    161      1.42%     83.19% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2-3                    189      1.66%     84.85% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3-4                    155      1.37%     86.22% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4-5                    202      1.78%     88.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5-6                    136      1.20%     89.19% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6-7                    272      2.40%     91.59% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7-8                     77      0.68%     92.27% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0                     9285     81.77%     81.77% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1                      161      1.42%     83.19% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2                      189      1.66%     84.85% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3                      155      1.37%     86.22% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4                      202      1.78%     88.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5                      136      1.20%     89.19% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6                      272      2.40%     91.59% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7                       77      0.68%     92.27% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::8                      878      7.73%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
@@ -297,14 +297,14 @@ system.cpu.iq.ISSUE:issued_per_cycle::samples        11355
 system.cpu.iq.ISSUE:issued_per_cycle::mean     0.712373                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::stdev     1.391316                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::0-1         8066     71.03%     71.03% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::1-2         1182     10.41%     81.44% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::2-3          820      7.22%     88.67% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::3-4          507      4.46%     93.13% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::4-5          388      3.42%     96.55% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::5-6          218      1.92%     98.47% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::6-7          121      1.07%     99.53% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::7-8           46      0.41%     99.94% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::0          8066     71.03%     71.03% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::1          1182     10.41%     81.44% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::2           820      7.22%     88.67% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::3           507      4.46%     93.13% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::4           388      3.42%     96.55% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::5           218      1.92%     98.47% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::6           121      1.07%     99.53% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::7            46      0.41%     99.94% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::8             7      0.06%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
index 356c9b63ff9bc129b2aadb841a3bf6c9a72864d2..849e6b2a1d77237680e437fd9d878607f924c5f0 100755 (executable)
@@ -1,3 +1,5 @@
+Redirecting stdout to build/ALPHA_SE/tests/fast/quick/01.hello-2T-smt/alpha/linux/o3-timing/simout
+Redirecting stderr to build/ALPHA_SE/tests/fast/quick/01.hello-2T-smt/alpha/linux/o3-timing/simerr
 M5 Simulator System
 
 Copyright (c) 2001-2008
@@ -5,9 +7,9 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled May 12 2010 01:43:39
-M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
-M5 started May 12 2010 01:54:47
+M5 compiled Jun  6 2010 03:04:38
+M5 revision ba1a0193c050 7448 default tip
+M5 started Jun  6 2010 03:17:19
 M5 executing on zizzer
 command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/01.hello-2T-smt/alpha/linux/o3-timing -re tests/run.py build/ALPHA_SE/tests/fast/quick/01.hello-2T-smt/alpha/linux/o3-timing
 Global frequency set at 1000000000000 ticks per second
index 113c3ed2653af4eedb3e021edd1d9cee6d6aba72..b84cef0e7fe1367e258ea2558c34f2b370413132 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                  76100                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 204896                       # Number of bytes of host memory used
-host_seconds                                     0.17                       # Real time elapsed on the host
-host_tick_rate                               85690748                       # Simulator tick rate (ticks/s)
+host_inst_rate                                  70938                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 204908                       # Number of bytes of host memory used
+host_seconds                                     0.18                       # Real time elapsed on the host
+host_tick_rate                               79897622                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                       12773                       # Number of instructions simulated
 sim_seconds                                  0.000014                       # Number of seconds simulated
@@ -27,14 +27,14 @@ system.cpu.commit.COM:committed_per_cycle::samples        23178
 system.cpu.commit.COM:committed_per_cycle::mean     0.552550                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::stdev     1.284564                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::0-1        17373     74.95%     74.95% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::1-2         2862     12.35%     87.30% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::2-3         1369      5.91%     93.21% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::3-4          536      2.31%     95.52% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::4-5          355      1.53%     97.05% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::5-6          284      1.23%     98.28% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::6-7          169      0.73%     99.01% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::7-8           95      0.41%     99.42% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::0        17373     74.95%     74.95% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::1         2862     12.35%     87.30% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::2         1369      5.91%     93.21% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::3          536      2.31%     95.52% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::4          355      1.53%     97.05% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::5          284      1.23%     98.28% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::6          169      0.73%     99.01% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::7           95      0.41%     99.42% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::8          135      0.58%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
@@ -225,14 +225,14 @@ system.cpu.fetch.rateDist::samples              23259                       # Nu
 system.cpu.fetch.rateDist::mean              1.351262                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::stdev             2.751825                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0-1                  17946     77.16%     77.16% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1-2                    425      1.83%     78.98% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2-3                    330      1.42%     80.40% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3-4                    452      1.94%     82.35% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4-5                    406      1.75%     84.09% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5-6                    353      1.52%     85.61% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6-7                    452      1.94%     87.55% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7-8                    273      1.17%     88.73% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0                    17946     77.16%     77.16% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1                      425      1.83%     78.98% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2                      330      1.42%     80.40% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3                      452      1.94%     82.35% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4                      406      1.75%     84.09% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5                      353      1.52%     85.61% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6                      452      1.94%     87.55% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7                      273      1.17%     88.73% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::8                     2622     11.27%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
@@ -495,14 +495,14 @@ system.cpu.iq.ISSUE:issued_per_cycle::samples        23259
 system.cpu.iq.ISSUE:issued_per_cycle::mean     0.883572                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::stdev     1.458526                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::0-1        14576     62.67%     62.67% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::1-2         3197     13.75%     76.41% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::2-3         2342     10.07%     86.48% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::3-4         1327      5.71%     92.19% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::4-5          883      3.80%     95.98% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::5-6          568      2.44%     98.43% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::6-7          270      1.16%     99.59% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::7-8           71      0.31%     99.89% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::0         14576     62.67%     62.67% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::1          3197     13.75%     76.41% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::2          2342     10.07%     86.48% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::3          1327      5.71%     92.19% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::4           883      3.80%     95.98% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::5           568      2.44%     98.43% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::6           270      1.16%     99.59% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::7            71      0.31%     99.89% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::8            25      0.11%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
index 8a865dd2555b09108e7bd16c262319afd1004a05..a68db2dd58b314e835864748f0a2eceb27da0ab5 100755 (executable)
@@ -1,3 +1,5 @@
+Redirecting stdout to build/SPARC_SE/tests/fast/quick/02.insttest/sparc/linux/o3-timing/simout
+Redirecting stderr to build/SPARC_SE/tests/fast/quick/02.insttest/sparc/linux/o3-timing/simerr
 M5 Simulator System
 
 Copyright (c) 2001-2008
@@ -5,9 +7,9 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled May 12 2010 02:45:56
-M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
-M5 started May 12 2010 02:47:29
+M5 compiled Jun  6 2010 04:01:36
+M5 revision ba1a0193c050 7448 default tip
+M5 started Jun  6 2010 04:04:37
 M5 executing on zizzer
 command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/quick/02.insttest/sparc/linux/o3-timing -re tests/run.py build/SPARC_SE/tests/fast/quick/02.insttest/sparc/linux/o3-timing
 Global frequency set at 1000000000000 ticks per second
index bf26975ccba203c9179c5e2531dd9de29f2323ae..bf4cbe594a4a279951aa618730e3c531ba367b22 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                  58626                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 204232                       # Number of bytes of host memory used
-host_seconds                                     0.25                       # Real time elapsed on the host
-host_tick_rate                              112030496                       # Simulator tick rate (ticks/s)
+host_inst_rate                                  74349                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 204528                       # Number of bytes of host memory used
+host_seconds                                     0.19                       # Real time elapsed on the host
+host_tick_rate                              142076938                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                       14449                       # Number of instructions simulated
 sim_seconds                                  0.000028                       # Number of seconds simulated
@@ -23,14 +23,14 @@ system.cpu.commit.COM:committed_per_cycle::samples        42520
 system.cpu.commit.COM:committed_per_cycle::mean     0.356891                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::stdev     0.964493                       # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::0-1        34367     80.83%     80.83% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::1-2         4806     11.30%     92.13% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::2-3         1719      4.04%     96.17% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::3-4          713      1.68%     97.85% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::4-5          414      0.97%     98.82% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::5-6          146      0.34%     99.17% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::6-7          193      0.45%     99.62% # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle::7-8           48      0.11%     99.73% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::0        34367     80.83%     80.83% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::1         4806     11.30%     92.13% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::2         1719      4.04%     96.17% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::3          713      1.68%     97.85% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::4          414      0.97%     98.82% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::5          146      0.34%     99.17% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::6          193      0.45%     99.62% # Number of insts commited each cycle
+system.cpu.commit.COM:committed_per_cycle::7           48      0.11%     99.73% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::8          114      0.27%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
 system.cpu.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
@@ -138,14 +138,14 @@ system.cpu.fetch.rateDist::samples              46845                       # Nu
 system.cpu.fetch.rateDist::mean              1.247070                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::stdev             2.396969                       # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0-1                  30399     64.89%     64.89% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1-2                   7442     15.89%     80.78% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2-3                   1110      2.37%     83.15% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3-4                    985      2.10%     85.25% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4-5                   1044      2.23%     87.48% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5-6                   1211      2.59%     90.07% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6-7                    663      1.42%     91.48% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7-8                    335      0.72%     92.20% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0                    30399     64.89%     64.89% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1                     7442     15.89%     80.78% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2                     1110      2.37%     83.15% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3                      985      2.10%     85.25% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4                     1044      2.23%     87.48% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5                     1211      2.59%     90.07% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6                      663      1.42%     91.48% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7                      335      0.72%     92.20% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::8                     3656      7.80%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
@@ -287,14 +287,14 @@ system.cpu.iq.ISSUE:issued_per_cycle::samples        46845
 system.cpu.iq.ISSUE:issued_per_cycle::mean     0.623396                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::stdev     1.283288                       # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::0-1        33954     72.48%     72.48% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::1-2         5459     11.65%     84.13% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::2-3         3016      6.44%     90.57% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::3-4         2133      4.55%     95.13% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::4-5          995      2.12%     97.25% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::5-6          695      1.48%     98.73% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::6-7          336      0.72%     99.45% # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle::7-8          214      0.46%     99.91% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::0         33954     72.48%     72.48% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::1          5459     11.65%     84.13% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::2          3016      6.44%     90.57% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::3          2133      4.55%     95.13% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::4           995      2.12%     97.25% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::5           695      1.48%     98.73% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::6           336      0.72%     99.45% # Number of insts issued each cycle
+system.cpu.iq.ISSUE:issued_per_cycle::7           214      0.46%     99.91% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::8            43      0.09%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
 system.cpu.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
index e80cf75e8c4806c00b319dc5e4ea4633f8bc263c..0e7688e7eb956473d0be959a9176ead140950d25 100755 (executable)
@@ -1,3 +1,5 @@
+Redirecting stdout to build/SPARC_SE/tests/fast/quick/40.m5threads-test-atomic/sparc/linux/o3-timing-mp/simout
+Redirecting stderr to build/SPARC_SE/tests/fast/quick/40.m5threads-test-atomic/sparc/linux/o3-timing-mp/simerr
 M5 Simulator System
 
 Copyright (c) 2001-2008
@@ -5,9 +7,9 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled May 12 2010 02:45:56
-M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
-M5 started May 12 2010 02:45:58
+M5 compiled Jun  6 2010 04:01:36
+M5 revision ba1a0193c050 7448 default tip
+M5 started Jun  6 2010 04:01:52
 M5 executing on zizzer
 command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/quick/40.m5threads-test-atomic/sparc/linux/o3-timing-mp -re tests/run.py build/SPARC_SE/tests/fast/quick/40.m5threads-test-atomic/sparc/linux/o3-timing-mp
 Global frequency set at 1000000000000 ticks per second
index a59d4f21a880ee8808fc5b13cb9aae28f7845c3b..92d40c8bdbf6975ffb97ad711b38138428d244cf 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                  71817                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 214292                       # Number of bytes of host memory used
-host_seconds                                     6.05                       # Real time elapsed on the host
-host_tick_rate                               35890036                       # Simulator tick rate (ticks/s)
+host_inst_rate                                  56892                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 214340                       # Number of bytes of host memory used
+host_seconds                                     7.63                       # Real time elapsed on the host
+host_tick_rate                               28431751                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                      434213                       # Number of instructions simulated
 sim_seconds                                  0.000217                       # Number of seconds simulated
@@ -23,14 +23,14 @@ system.cpu0.commit.COM:committed_per_cycle::samples       347008
 system.cpu0.commit.COM:committed_per_cycle::mean     0.368821                       # Number of insts commited each cycle
 system.cpu0.commit.COM:committed_per_cycle::stdev     0.833965                       # Number of insts commited each cycle
 system.cpu0.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
-system.cpu0.commit.COM:committed_per_cycle::0-1       262750     75.72%     75.72% # Number of insts commited each cycle
-system.cpu0.commit.COM:committed_per_cycle::1-2        55494     15.99%     91.71% # Number of insts commited each cycle
-system.cpu0.commit.COM:committed_per_cycle::2-3        23803      6.86%     98.57% # Number of insts commited each cycle
-system.cpu0.commit.COM:committed_per_cycle::3-4         1293      0.37%     98.94% # Number of insts commited each cycle
-system.cpu0.commit.COM:committed_per_cycle::4-5          820      0.24%     99.18% # Number of insts commited each cycle
-system.cpu0.commit.COM:committed_per_cycle::5-6          559      0.16%     99.34% # Number of insts commited each cycle
-system.cpu0.commit.COM:committed_per_cycle::6-7         1671      0.48%     99.82% # Number of insts commited each cycle
-system.cpu0.commit.COM:committed_per_cycle::7-8           40      0.01%     99.83% # Number of insts commited each cycle
+system.cpu0.commit.COM:committed_per_cycle::0       262750     75.72%     75.72% # Number of insts commited each cycle
+system.cpu0.commit.COM:committed_per_cycle::1        55494     15.99%     91.71% # Number of insts commited each cycle
+system.cpu0.commit.COM:committed_per_cycle::2        23803      6.86%     98.57% # Number of insts commited each cycle
+system.cpu0.commit.COM:committed_per_cycle::3         1293      0.37%     98.94% # Number of insts commited each cycle
+system.cpu0.commit.COM:committed_per_cycle::4          820      0.24%     99.18% # Number of insts commited each cycle
+system.cpu0.commit.COM:committed_per_cycle::5          559      0.16%     99.34% # Number of insts commited each cycle
+system.cpu0.commit.COM:committed_per_cycle::6         1671      0.48%     99.82% # Number of insts commited each cycle
+system.cpu0.commit.COM:committed_per_cycle::7           40      0.01%     99.83% # Number of insts commited each cycle
 system.cpu0.commit.COM:committed_per_cycle::8          578      0.17%    100.00% # Number of insts commited each cycle
 system.cpu0.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
 system.cpu0.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
@@ -147,14 +147,14 @@ system.cpu0.fetch.rateDist::samples            390306                       # Nu
 system.cpu0.fetch.rateDist::mean             1.056727                       # Number of instructions fetched each cycle (Total)
 system.cpu0.fetch.rateDist::stdev            1.974128                       # Number of instructions fetched each cycle (Total)
 system.cpu0.fetch.rateDist::underflows              0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::0-1                234764     60.15%     60.15% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::1-2                 83865     21.49%     81.64% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::2-3                 17837      4.57%     86.21% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::3-4                 14411      3.69%     89.90% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::4-5                  2742      0.70%     90.60% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::5-6                 16550      4.24%     94.84% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::6-7                  1358      0.35%     95.19% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::7-8                  2423      0.62%     95.81% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::0                  234764     60.15%     60.15% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::1                   83865     21.49%     81.64% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::2                   17837      4.57%     86.21% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::3                   14411      3.69%     89.90% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::4                    2742      0.70%     90.60% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::5                   16550      4.24%     94.84% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::6                    1358      0.35%     95.19% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::7                    2423      0.62%     95.81% # Number of instructions fetched each cycle (Total)
 system.cpu0.fetch.rateDist::8                   16356      4.19%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu0.fetch.rateDist::overflows               0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu0.fetch.rateDist::min_value               0                       # Number of instructions fetched each cycle (Total)
@@ -296,14 +296,14 @@ system.cpu0.iq.ISSUE:issued_per_cycle::samples       390306
 system.cpu0.iq.ISSUE:issued_per_cycle::mean     0.512741                       # Number of insts issued each cycle
 system.cpu0.iq.ISSUE:issued_per_cycle::stdev     0.969063                       # Number of insts issued each cycle
 system.cpu0.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
-system.cpu0.iq.ISSUE:issued_per_cycle::0-1       272942     69.93%     69.93% # Number of insts issued each cycle
-system.cpu0.iq.ISSUE:issued_per_cycle::1-2        69416     17.79%     87.72% # Number of insts issued each cycle
-system.cpu0.iq.ISSUE:issued_per_cycle::2-3        25173      6.45%     94.16% # Number of insts issued each cycle
-system.cpu0.iq.ISSUE:issued_per_cycle::3-4        14490      3.71%     97.88% # Number of insts issued each cycle
-system.cpu0.iq.ISSUE:issued_per_cycle::4-5         5424      1.39%     99.27% # Number of insts issued each cycle
-system.cpu0.iq.ISSUE:issued_per_cycle::5-6         2186      0.56%     99.83% # Number of insts issued each cycle
-system.cpu0.iq.ISSUE:issued_per_cycle::6-7          485      0.12%     99.95% # Number of insts issued each cycle
-system.cpu0.iq.ISSUE:issued_per_cycle::7-8          162      0.04%     99.99% # Number of insts issued each cycle
+system.cpu0.iq.ISSUE:issued_per_cycle::0       272942     69.93%     69.93% # Number of insts issued each cycle
+system.cpu0.iq.ISSUE:issued_per_cycle::1        69416     17.79%     87.72% # Number of insts issued each cycle
+system.cpu0.iq.ISSUE:issued_per_cycle::2        25173      6.45%     94.16% # Number of insts issued each cycle
+system.cpu0.iq.ISSUE:issued_per_cycle::3        14490      3.71%     97.88% # Number of insts issued each cycle
+system.cpu0.iq.ISSUE:issued_per_cycle::4         5424      1.39%     99.27% # Number of insts issued each cycle
+system.cpu0.iq.ISSUE:issued_per_cycle::5         2186      0.56%     99.83% # Number of insts issued each cycle
+system.cpu0.iq.ISSUE:issued_per_cycle::6          485      0.12%     99.95% # Number of insts issued each cycle
+system.cpu0.iq.ISSUE:issued_per_cycle::7          162      0.04%     99.99% # Number of insts issued each cycle
 system.cpu0.iq.ISSUE:issued_per_cycle::8           28      0.01%    100.00% # Number of insts issued each cycle
 system.cpu0.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
 system.cpu0.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
@@ -352,14 +352,14 @@ system.cpu1.commit.COM:committed_per_cycle::samples       346536
 system.cpu1.commit.COM:committed_per_cycle::mean     0.381828                       # Number of insts commited each cycle
 system.cpu1.commit.COM:committed_per_cycle::stdev     0.836481                       # Number of insts commited each cycle
 system.cpu1.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
-system.cpu1.commit.COM:committed_per_cycle::0-1       257870     74.41%     74.41% # Number of insts commited each cycle
-system.cpu1.commit.COM:committed_per_cycle::1-2        60023     17.32%     91.73% # Number of insts commited each cycle
-system.cpu1.commit.COM:committed_per_cycle::2-3        23680      6.83%     98.57% # Number of insts commited each cycle
-system.cpu1.commit.COM:committed_per_cycle::3-4         1288      0.37%     98.94% # Number of insts commited each cycle
-system.cpu1.commit.COM:committed_per_cycle::4-5          802      0.23%     99.17% # Number of insts commited each cycle
-system.cpu1.commit.COM:committed_per_cycle::5-6          567      0.16%     99.33% # Number of insts commited each cycle
-system.cpu1.commit.COM:committed_per_cycle::6-7         1691      0.49%     99.82% # Number of insts commited each cycle
-system.cpu1.commit.COM:committed_per_cycle::7-8           39      0.01%     99.83% # Number of insts commited each cycle
+system.cpu1.commit.COM:committed_per_cycle::0       257870     74.41%     74.41% # Number of insts commited each cycle
+system.cpu1.commit.COM:committed_per_cycle::1        60023     17.32%     91.73% # Number of insts commited each cycle
+system.cpu1.commit.COM:committed_per_cycle::2        23680      6.83%     98.57% # Number of insts commited each cycle
+system.cpu1.commit.COM:committed_per_cycle::3         1288      0.37%     98.94% # Number of insts commited each cycle
+system.cpu1.commit.COM:committed_per_cycle::4          802      0.23%     99.17% # Number of insts commited each cycle
+system.cpu1.commit.COM:committed_per_cycle::5          567      0.16%     99.33% # Number of insts commited each cycle
+system.cpu1.commit.COM:committed_per_cycle::6         1691      0.49%     99.82% # Number of insts commited each cycle
+system.cpu1.commit.COM:committed_per_cycle::7           39      0.01%     99.83% # Number of insts commited each cycle
 system.cpu1.commit.COM:committed_per_cycle::8          576      0.17%    100.00% # Number of insts commited each cycle
 system.cpu1.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
 system.cpu1.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
@@ -476,14 +476,14 @@ system.cpu1.fetch.rateDist::samples            392614                       # Nu
 system.cpu1.fetch.rateDist::mean             1.110348                       # Number of instructions fetched each cycle (Total)
 system.cpu1.fetch.rateDist::stdev            2.081451                       # Number of instructions fetched each cycle (Total)
 system.cpu1.fetch.rateDist::underflows              0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::0-1                237879     60.59%     60.59% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::1-2                 82939     21.12%     81.71% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::2-3                 12394      3.16%     84.87% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::3-4                 15941      4.06%     88.93% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::4-5                  2706      0.69%     89.62% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::5-6                 16830      4.29%     93.91% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::6-7                  1787      0.46%     94.36% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::7-8                  2412      0.61%     94.98% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::0                  237879     60.59%     60.59% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::1                   82939     21.12%     81.71% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::2                   12394      3.16%     84.87% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::3                   15941      4.06%     88.93% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::4                    2706      0.69%     89.62% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::5                   16830      4.29%     93.91% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::6                    1787      0.46%     94.36% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::7                    2412      0.61%     94.98% # Number of instructions fetched each cycle (Total)
 system.cpu1.fetch.rateDist::8                   19726      5.02%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu1.fetch.rateDist::overflows               0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu1.fetch.rateDist::min_value               0                       # Number of instructions fetched each cycle (Total)
@@ -625,14 +625,14 @@ system.cpu1.iq.ISSUE:issued_per_cycle::samples       392614
 system.cpu1.iq.ISSUE:issued_per_cycle::mean     0.546409                       # Number of insts issued each cycle
 system.cpu1.iq.ISSUE:issued_per_cycle::stdev     0.998842                       # Number of insts issued each cycle
 system.cpu1.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
-system.cpu1.iq.ISSUE:issued_per_cycle::0-1       270914     69.00%     69.00% # Number of insts issued each cycle
-system.cpu1.iq.ISSUE:issued_per_cycle::1-2        66150     16.85%     85.85% # Number of insts issued each cycle
-system.cpu1.iq.ISSUE:issued_per_cycle::2-3        30383      7.74%     93.59% # Number of insts issued each cycle
-system.cpu1.iq.ISSUE:issued_per_cycle::3-4        16859      4.29%     97.88% # Number of insts issued each cycle
-system.cpu1.iq.ISSUE:issued_per_cycle::4-5         5420      1.38%     99.26% # Number of insts issued each cycle
-system.cpu1.iq.ISSUE:issued_per_cycle::5-6         2202      0.56%     99.83% # Number of insts issued each cycle
-system.cpu1.iq.ISSUE:issued_per_cycle::6-7          491      0.13%     99.95% # Number of insts issued each cycle
-system.cpu1.iq.ISSUE:issued_per_cycle::7-8          161      0.04%     99.99% # Number of insts issued each cycle
+system.cpu1.iq.ISSUE:issued_per_cycle::0       270914     69.00%     69.00% # Number of insts issued each cycle
+system.cpu1.iq.ISSUE:issued_per_cycle::1        66150     16.85%     85.85% # Number of insts issued each cycle
+system.cpu1.iq.ISSUE:issued_per_cycle::2        30383      7.74%     93.59% # Number of insts issued each cycle
+system.cpu1.iq.ISSUE:issued_per_cycle::3        16859      4.29%     97.88% # Number of insts issued each cycle
+system.cpu1.iq.ISSUE:issued_per_cycle::4         5420      1.38%     99.26% # Number of insts issued each cycle
+system.cpu1.iq.ISSUE:issued_per_cycle::5         2202      0.56%     99.83% # Number of insts issued each cycle
+system.cpu1.iq.ISSUE:issued_per_cycle::6          491      0.13%     99.95% # Number of insts issued each cycle
+system.cpu1.iq.ISSUE:issued_per_cycle::7          161      0.04%     99.99% # Number of insts issued each cycle
 system.cpu1.iq.ISSUE:issued_per_cycle::8           34      0.01%    100.00% # Number of insts issued each cycle
 system.cpu1.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
 system.cpu1.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
@@ -681,14 +681,14 @@ system.cpu2.commit.COM:committed_per_cycle::samples       371561
 system.cpu2.commit.COM:committed_per_cycle::mean     0.368389                       # Number of insts commited each cycle
 system.cpu2.commit.COM:committed_per_cycle::stdev     0.674594                       # Number of insts commited each cycle
 system.cpu2.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
-system.cpu2.commit.COM:committed_per_cycle::0-1       264099     71.08%     71.08% # Number of insts commited each cycle
-system.cpu2.commit.COM:committed_per_cycle::1-2        83154     22.38%     93.46% # Number of insts commited each cycle
-system.cpu2.commit.COM:committed_per_cycle::2-3        22390      6.03%     99.48% # Number of insts commited each cycle
-system.cpu2.commit.COM:committed_per_cycle::3-4          687      0.18%     99.67% # Number of insts commited each cycle
-system.cpu2.commit.COM:committed_per_cycle::4-5          334      0.09%     99.76% # Number of insts commited each cycle
-system.cpu2.commit.COM:committed_per_cycle::5-6          230      0.06%     99.82% # Number of insts commited each cycle
-system.cpu2.commit.COM:committed_per_cycle::6-7          452      0.12%     99.94% # Number of insts commited each cycle
-system.cpu2.commit.COM:committed_per_cycle::7-8           34      0.01%     99.95% # Number of insts commited each cycle
+system.cpu2.commit.COM:committed_per_cycle::0       264099     71.08%     71.08% # Number of insts commited each cycle
+system.cpu2.commit.COM:committed_per_cycle::1        83154     22.38%     93.46% # Number of insts commited each cycle
+system.cpu2.commit.COM:committed_per_cycle::2        22390      6.03%     99.48% # Number of insts commited each cycle
+system.cpu2.commit.COM:committed_per_cycle::3          687      0.18%     99.67% # Number of insts commited each cycle
+system.cpu2.commit.COM:committed_per_cycle::4          334      0.09%     99.76% # Number of insts commited each cycle
+system.cpu2.commit.COM:committed_per_cycle::5          230      0.06%     99.82% # Number of insts commited each cycle
+system.cpu2.commit.COM:committed_per_cycle::6          452      0.12%     99.94% # Number of insts commited each cycle
+system.cpu2.commit.COM:committed_per_cycle::7           34      0.01%     99.95% # Number of insts commited each cycle
 system.cpu2.commit.COM:committed_per_cycle::8          181      0.05%    100.00% # Number of insts commited each cycle
 system.cpu2.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
 system.cpu2.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
@@ -806,14 +806,14 @@ system.cpu2.fetch.rateDist::samples            415853                       # Nu
 system.cpu2.fetch.rateDist::mean             1.101067                       # Number of instructions fetched each cycle (Total)
 system.cpu2.fetch.rateDist::stdev            2.125993                       # Number of instructions fetched each cycle (Total)
 system.cpu2.fetch.rateDist::underflows              0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::0-1                260123     62.55%     62.55% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::1-2                 86799     20.87%     83.42% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::2-3                  1004      0.24%     83.67% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::3-4                 21052      5.06%     88.73% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::4-5                  1074      0.26%     88.99% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::5-6                 20905      5.03%     94.01% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::6-7                   680      0.16%     94.18% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::7-8                   710      0.17%     94.35% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::0                  260123     62.55%     62.55% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::1                   86799     20.87%     83.42% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::2                    1004      0.24%     83.67% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::3                   21052      5.06%     88.73% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::4                    1074      0.26%     88.99% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::5                   20905      5.03%     94.01% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::6                     680      0.16%     94.18% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::7                     710      0.17%     94.35% # Number of instructions fetched each cycle (Total)
 system.cpu2.fetch.rateDist::8                   23506      5.65%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu2.fetch.rateDist::overflows               0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu2.fetch.rateDist::min_value               0                       # Number of instructions fetched each cycle (Total)
@@ -955,14 +955,14 @@ system.cpu2.iq.ISSUE:issued_per_cycle::samples       415853
 system.cpu2.iq.ISSUE:issued_per_cycle::mean     0.557327                       # Number of insts issued each cycle
 system.cpu2.iq.ISSUE:issued_per_cycle::stdev     0.948090                       # Number of insts issued each cycle
 system.cpu2.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
-system.cpu2.iq.ISSUE:issued_per_cycle::0-1       281858     67.78%     67.78% # Number of insts issued each cycle
-system.cpu2.iq.ISSUE:issued_per_cycle::1-2        66212     15.92%     83.70% # Number of insts issued each cycle
-system.cpu2.iq.ISSUE:issued_per_cycle::2-3        42876     10.31%     94.01% # Number of insts issued each cycle
-system.cpu2.iq.ISSUE:issued_per_cycle::3-4        21783      5.24%     99.25% # Number of insts issued each cycle
-system.cpu2.iq.ISSUE:issued_per_cycle::4-5         1770      0.43%     99.67% # Number of insts issued each cycle
-system.cpu2.iq.ISSUE:issued_per_cycle::5-6          926      0.22%     99.90% # Number of insts issued each cycle
-system.cpu2.iq.ISSUE:issued_per_cycle::6-7          279      0.07%     99.96% # Number of insts issued each cycle
-system.cpu2.iq.ISSUE:issued_per_cycle::7-8          123      0.03%     99.99% # Number of insts issued each cycle
+system.cpu2.iq.ISSUE:issued_per_cycle::0       281858     67.78%     67.78% # Number of insts issued each cycle
+system.cpu2.iq.ISSUE:issued_per_cycle::1        66212     15.92%     83.70% # Number of insts issued each cycle
+system.cpu2.iq.ISSUE:issued_per_cycle::2        42876     10.31%     94.01% # Number of insts issued each cycle
+system.cpu2.iq.ISSUE:issued_per_cycle::3        21783      5.24%     99.25% # Number of insts issued each cycle
+system.cpu2.iq.ISSUE:issued_per_cycle::4         1770      0.43%     99.67% # Number of insts issued each cycle
+system.cpu2.iq.ISSUE:issued_per_cycle::5          926      0.22%     99.90% # Number of insts issued each cycle
+system.cpu2.iq.ISSUE:issued_per_cycle::6          279      0.07%     99.96% # Number of insts issued each cycle
+system.cpu2.iq.ISSUE:issued_per_cycle::7          123      0.03%     99.99% # Number of insts issued each cycle
 system.cpu2.iq.ISSUE:issued_per_cycle::8           26      0.01%    100.00% # Number of insts issued each cycle
 system.cpu2.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
 system.cpu2.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
@@ -1012,14 +1012,14 @@ system.cpu3.commit.COM:committed_per_cycle::samples       350132
 system.cpu3.commit.COM:committed_per_cycle::mean     0.363609                       # Number of insts commited each cycle
 system.cpu3.commit.COM:committed_per_cycle::stdev     0.831936                       # Number of insts commited each cycle
 system.cpu3.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
-system.cpu3.commit.COM:committed_per_cycle::0-1       266836     76.21%     76.21% # Number of insts commited each cycle
-system.cpu3.commit.COM:committed_per_cycle::1-2        54270     15.50%     91.71% # Number of insts commited each cycle
-system.cpu3.commit.COM:committed_per_cycle::2-3        24066      6.87%     98.58% # Number of insts commited each cycle
-system.cpu3.commit.COM:committed_per_cycle::3-4         1288      0.37%     98.95% # Number of insts commited each cycle
-system.cpu3.commit.COM:committed_per_cycle::4-5          810      0.23%     99.18% # Number of insts commited each cycle
-system.cpu3.commit.COM:committed_per_cycle::5-6          561      0.16%     99.34% # Number of insts commited each cycle
-system.cpu3.commit.COM:committed_per_cycle::6-7         1684      0.48%     99.82% # Number of insts commited each cycle
-system.cpu3.commit.COM:committed_per_cycle::7-8           40      0.01%     99.84% # Number of insts commited each cycle
+system.cpu3.commit.COM:committed_per_cycle::0       266836     76.21%     76.21% # Number of insts commited each cycle
+system.cpu3.commit.COM:committed_per_cycle::1        54270     15.50%     91.71% # Number of insts commited each cycle
+system.cpu3.commit.COM:committed_per_cycle::2        24066      6.87%     98.58% # Number of insts commited each cycle
+system.cpu3.commit.COM:committed_per_cycle::3         1288      0.37%     98.95% # Number of insts commited each cycle
+system.cpu3.commit.COM:committed_per_cycle::4          810      0.23%     99.18% # Number of insts commited each cycle
+system.cpu3.commit.COM:committed_per_cycle::5          561      0.16%     99.34% # Number of insts commited each cycle
+system.cpu3.commit.COM:committed_per_cycle::6         1684      0.48%     99.82% # Number of insts commited each cycle
+system.cpu3.commit.COM:committed_per_cycle::7           40      0.01%     99.84% # Number of insts commited each cycle
 system.cpu3.commit.COM:committed_per_cycle::8          577      0.16%    100.00% # Number of insts commited each cycle
 system.cpu3.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
 system.cpu3.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
@@ -1136,14 +1136,14 @@ system.cpu3.fetch.rateDist::samples            392867                       # Nu
 system.cpu3.fetch.rateDist::mean             1.044964                       # Number of instructions fetched each cycle (Total)
 system.cpu3.fetch.rateDist::stdev            1.945559                       # Number of instructions fetched each cycle (Total)
 system.cpu3.fetch.rateDist::underflows              0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
-system.cpu3.fetch.rateDist::0-1                235421     59.92%     59.92% # Number of instructions fetched each cycle (Total)
-system.cpu3.fetch.rateDist::1-2                 84908     21.61%     81.54% # Number of instructions fetched each cycle (Total)
-system.cpu3.fetch.rateDist::2-3                 20175      5.14%     86.67% # Number of instructions fetched each cycle (Total)
-system.cpu3.fetch.rateDist::3-4                 13313      3.39%     90.06% # Number of instructions fetched each cycle (Total)
-system.cpu3.fetch.rateDist::4-5                  2697      0.69%     90.75% # Number of instructions fetched each cycle (Total)
-system.cpu3.fetch.rateDist::5-6                 17066      4.34%     95.09% # Number of instructions fetched each cycle (Total)
-system.cpu3.fetch.rateDist::6-7                  1329      0.34%     95.43% # Number of instructions fetched each cycle (Total)
-system.cpu3.fetch.rateDist::7-8                  2421      0.62%     96.05% # Number of instructions fetched each cycle (Total)
+system.cpu3.fetch.rateDist::0                  235421     59.92%     59.92% # Number of instructions fetched each cycle (Total)
+system.cpu3.fetch.rateDist::1                   84908     21.61%     81.54% # Number of instructions fetched each cycle (Total)
+system.cpu3.fetch.rateDist::2                   20175      5.14%     86.67% # Number of instructions fetched each cycle (Total)
+system.cpu3.fetch.rateDist::3                   13313      3.39%     90.06% # Number of instructions fetched each cycle (Total)
+system.cpu3.fetch.rateDist::4                    2697      0.69%     90.75% # Number of instructions fetched each cycle (Total)
+system.cpu3.fetch.rateDist::5                   17066      4.34%     95.09% # Number of instructions fetched each cycle (Total)
+system.cpu3.fetch.rateDist::6                    1329      0.34%     95.43% # Number of instructions fetched each cycle (Total)
+system.cpu3.fetch.rateDist::7                    2421      0.62%     96.05% # Number of instructions fetched each cycle (Total)
 system.cpu3.fetch.rateDist::8                   15537      3.95%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu3.fetch.rateDist::overflows               0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
 system.cpu3.fetch.rateDist::min_value               0                       # Number of instructions fetched each cycle (Total)
@@ -1285,14 +1285,14 @@ system.cpu3.iq.ISSUE:issued_per_cycle::samples       392867
 system.cpu3.iq.ISSUE:issued_per_cycle::mean     0.498716                       # Number of insts issued each cycle
 system.cpu3.iq.ISSUE:issued_per_cycle::stdev     0.955880                       # Number of insts issued each cycle
 system.cpu3.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
-system.cpu3.iq.ISSUE:issued_per_cycle::0-1       276221     70.31%     70.31% # Number of insts issued each cycle
-system.cpu3.iq.ISSUE:issued_per_cycle::1-2        71375     18.17%     88.48% # Number of insts issued each cycle
-system.cpu3.iq.ISSUE:issued_per_cycle::2-3        23368      5.95%     94.42% # Number of insts issued each cycle
-system.cpu3.iq.ISSUE:issued_per_cycle::3-4        13587      3.46%     97.88% # Number of insts issued each cycle
-system.cpu3.iq.ISSUE:issued_per_cycle::4-5         5437      1.38%     99.27% # Number of insts issued each cycle
-system.cpu3.iq.ISSUE:issued_per_cycle::5-6         2194      0.56%     99.83% # Number of insts issued each cycle
-system.cpu3.iq.ISSUE:issued_per_cycle::6-7          490      0.12%     99.95% # Number of insts issued each cycle
-system.cpu3.iq.ISSUE:issued_per_cycle::7-8          161      0.04%     99.99% # Number of insts issued each cycle
+system.cpu3.iq.ISSUE:issued_per_cycle::0       276221     70.31%     70.31% # Number of insts issued each cycle
+system.cpu3.iq.ISSUE:issued_per_cycle::1        71375     18.17%     88.48% # Number of insts issued each cycle
+system.cpu3.iq.ISSUE:issued_per_cycle::2        23368      5.95%     94.42% # Number of insts issued each cycle
+system.cpu3.iq.ISSUE:issued_per_cycle::3        13587      3.46%     97.88% # Number of insts issued each cycle
+system.cpu3.iq.ISSUE:issued_per_cycle::4         5437      1.38%     99.27% # Number of insts issued each cycle
+system.cpu3.iq.ISSUE:issued_per_cycle::5         2194      0.56%     99.83% # Number of insts issued each cycle
+system.cpu3.iq.ISSUE:issued_per_cycle::6          490      0.12%     99.95% # Number of insts issued each cycle
+system.cpu3.iq.ISSUE:issued_per_cycle::7          161      0.04%     99.99% # Number of insts issued each cycle
 system.cpu3.iq.ISSUE:issued_per_cycle::8           34      0.01%    100.00% # Number of insts issued each cycle
 system.cpu3.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
 system.cpu3.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle