* In that case, we need to move one to a temporary that can be used in the
* instruction, instead.
*/
-static void
+static bool
fixup_raddr_conflict(struct vc4_compile *c,
- struct qpu_reg *src0, struct qpu_reg *src1)
+ struct qpu_reg dst,
+ struct qpu_reg *src0, struct qpu_reg *src1,
+ bool r3_live)
{
if ((src0->mux != QPU_MUX_A && src0->mux != QPU_MUX_B) ||
src0->mux != src1->mux ||
src0->addr == src1->addr) {
- return;
+ return false;
}
if (swap_file(src0) || swap_file(src1))
- return;
+ return false;
+
+ if (src0->mux == QPU_MUX_A) {
+ /* If we're conflicting over the A regfile, then we can just
+ * use the reserved rb31.
+ */
+ queue(c, qpu_a_MOV(qpu_rb(31), *src1));
+ *src1 = qpu_rb(31);
+ return false;
+ } else {
+ /* Otherwise, we need a non-B regfile. So, we spill r3 out to
+ * rb31, then store our desired value in r3, and tell the
+ * caller to put rb31 back into r3 when we're done.
+ */
+ if (r3_live)
+ queue(c, qpu_a_MOV(qpu_rb(31), qpu_r3()));
+ queue(c, qpu_a_MOV(qpu_r3(), *src1));
+
+ *src1 = qpu_r3();
- queue(c, qpu_a_MOV(qpu_r3(), *src1));
- *src1 = qpu_r3();
+ return r3_live && dst.mux != QPU_MUX_R3;
+ }
}
void
uint32_t inputs_remaining = c->num_inputs;
uint32_t vpm_read_fifo_count = 0;
uint32_t vpm_read_offset = 0;
+ bool written_r3 = false;
+ bool needs_restore;
make_empty_list(&c->qpu_inst_list);
break;
case QOP_TEX_DIRECT:
- fixup_raddr_conflict(c, &src[0], &src[1]);
+ needs_restore = fixup_raddr_conflict(c, dst,
+ &src[0], &src[1],
+ written_r3);
queue(c, qpu_a_ADD(qpu_rb(QPU_W_TMU0_S), src[0], src[1]));
+ if (needs_restore)
+ queue(c, qpu_a_MOV(qpu_r3(), qpu_rb(31)));
break;
case QOP_TEX_RESULT:
if (qir_get_op_nsrc(qinst->op) == 1)
src[1] = src[0];
- fixup_raddr_conflict(c, &src[0], &src[1]);
+ needs_restore = fixup_raddr_conflict(c, dst,
+ &src[0], &src[1],
+ written_r3);
if (translate[qinst->op].is_mul) {
queue(c, qpu_m_alu2(translate[qinst->op].op,
dst,
src[0], src[1]));
}
+ if (needs_restore)
+ queue(c, qpu_a_MOV(qpu_r3(), qpu_rb(31)));
+
break;
}
+
+ if (dst.mux == QPU_MUX_R3)
+ written_r3 = true;
}
qpu_schedule_instructions(c);