Update stats for new prefetching fixes.
authorSteve Reinhardt <stever@gmail.com>
Mon, 16 Feb 2009 17:09:45 +0000 (12:09 -0500)
committerSteve Reinhardt <stever@gmail.com>
Mon, 16 Feb 2009 17:09:45 +0000 (12:09 -0500)
Prefetching is not enabled in any of our regressions, so no significant
stat values have changed, but zero-valued prefetch stats no longer
show up when prefetching is disabled so there are noticable changes
in the reference stat files anyway.

261 files changed:
tests/long/00.gzip/ref/alpha/tru64/o3-timing/config.ini
tests/long/00.gzip/ref/alpha/tru64/o3-timing/simerr
tests/long/00.gzip/ref/alpha/tru64/o3-timing/simout
tests/long/00.gzip/ref/alpha/tru64/o3-timing/stats.txt
tests/long/00.gzip/ref/alpha/tru64/simple-atomic/config.ini
tests/long/00.gzip/ref/alpha/tru64/simple-atomic/simerr
tests/long/00.gzip/ref/alpha/tru64/simple-atomic/simout
tests/long/00.gzip/ref/alpha/tru64/simple-atomic/stats.txt
tests/long/00.gzip/ref/alpha/tru64/simple-timing/config.ini
tests/long/00.gzip/ref/alpha/tru64/simple-timing/simerr
tests/long/00.gzip/ref/alpha/tru64/simple-timing/simout
tests/long/00.gzip/ref/alpha/tru64/simple-timing/stats.txt
tests/long/00.gzip/ref/sparc/linux/o3-timing/config.ini
tests/long/00.gzip/ref/sparc/linux/o3-timing/simerr
tests/long/00.gzip/ref/sparc/linux/o3-timing/simout
tests/long/00.gzip/ref/sparc/linux/o3-timing/stats.txt
tests/long/00.gzip/ref/sparc/linux/simple-atomic/config.ini
tests/long/00.gzip/ref/sparc/linux/simple-atomic/simerr
tests/long/00.gzip/ref/sparc/linux/simple-atomic/simout
tests/long/00.gzip/ref/sparc/linux/simple-atomic/stats.txt
tests/long/00.gzip/ref/sparc/linux/simple-timing/config.ini
tests/long/00.gzip/ref/sparc/linux/simple-timing/simerr
tests/long/00.gzip/ref/sparc/linux/simple-timing/simout
tests/long/00.gzip/ref/sparc/linux/simple-timing/stats.txt
tests/long/00.gzip/ref/x86/linux/simple-atomic/config.ini
tests/long/00.gzip/ref/x86/linux/simple-atomic/simerr
tests/long/00.gzip/ref/x86/linux/simple-atomic/simout
tests/long/00.gzip/ref/x86/linux/simple-atomic/stats.txt
tests/long/00.gzip/ref/x86/linux/simple-timing/config.ini
tests/long/00.gzip/ref/x86/linux/simple-timing/simerr
tests/long/00.gzip/ref/x86/linux/simple-timing/simout
tests/long/00.gzip/ref/x86/linux/simple-timing/stats.txt
tests/long/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/config.ini
tests/long/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/simerr
tests/long/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/simout
tests/long/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/stats.txt
tests/long/10.linux-boot/ref/alpha/linux/tsunami-o3/config.ini
tests/long/10.linux-boot/ref/alpha/linux/tsunami-o3/simerr
tests/long/10.linux-boot/ref/alpha/linux/tsunami-o3/simout
tests/long/10.linux-boot/ref/alpha/linux/tsunami-o3/stats.txt
tests/long/10.mcf/ref/sparc/linux/simple-atomic/config.ini
tests/long/10.mcf/ref/sparc/linux/simple-atomic/simerr
tests/long/10.mcf/ref/sparc/linux/simple-atomic/simout
tests/long/10.mcf/ref/sparc/linux/simple-atomic/stats.txt
tests/long/10.mcf/ref/sparc/linux/simple-timing/config.ini
tests/long/10.mcf/ref/sparc/linux/simple-timing/simerr
tests/long/10.mcf/ref/sparc/linux/simple-timing/simout
tests/long/10.mcf/ref/sparc/linux/simple-timing/stats.txt
tests/long/10.mcf/ref/x86/linux/simple-atomic/config.ini
tests/long/10.mcf/ref/x86/linux/simple-atomic/simerr
tests/long/10.mcf/ref/x86/linux/simple-atomic/simout
tests/long/10.mcf/ref/x86/linux/simple-atomic/stats.txt
tests/long/10.mcf/ref/x86/linux/simple-timing/config.ini
tests/long/10.mcf/ref/x86/linux/simple-timing/simerr
tests/long/10.mcf/ref/x86/linux/simple-timing/simout
tests/long/10.mcf/ref/x86/linux/simple-timing/stats.txt
tests/long/20.parser/ref/x86/linux/simple-atomic/simout
tests/long/20.parser/ref/x86/linux/simple-atomic/stats.txt
tests/long/20.parser/ref/x86/linux/simple-timing/config.ini
tests/long/20.parser/ref/x86/linux/simple-timing/simout
tests/long/20.parser/ref/x86/linux/simple-timing/stats.txt
tests/long/30.eon/ref/alpha/tru64/o3-timing/config.ini
tests/long/30.eon/ref/alpha/tru64/o3-timing/simerr
tests/long/30.eon/ref/alpha/tru64/o3-timing/simout
tests/long/30.eon/ref/alpha/tru64/o3-timing/stats.txt
tests/long/30.eon/ref/alpha/tru64/simple-atomic/config.ini
tests/long/30.eon/ref/alpha/tru64/simple-atomic/simerr
tests/long/30.eon/ref/alpha/tru64/simple-atomic/simout
tests/long/30.eon/ref/alpha/tru64/simple-atomic/stats.txt
tests/long/30.eon/ref/alpha/tru64/simple-timing/config.ini
tests/long/30.eon/ref/alpha/tru64/simple-timing/simerr
tests/long/30.eon/ref/alpha/tru64/simple-timing/simout
tests/long/30.eon/ref/alpha/tru64/simple-timing/stats.txt
tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/config.ini
tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/simerr
tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/simout
tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt
tests/long/40.perlbmk/ref/alpha/tru64/simple-atomic/config.ini
tests/long/40.perlbmk/ref/alpha/tru64/simple-atomic/simerr
tests/long/40.perlbmk/ref/alpha/tru64/simple-atomic/simout
tests/long/40.perlbmk/ref/alpha/tru64/simple-atomic/stats.txt
tests/long/40.perlbmk/ref/alpha/tru64/simple-timing/config.ini
tests/long/40.perlbmk/ref/alpha/tru64/simple-timing/simerr
tests/long/40.perlbmk/ref/alpha/tru64/simple-timing/simout
tests/long/40.perlbmk/ref/alpha/tru64/simple-timing/stats.txt
tests/long/50.vortex/ref/alpha/tru64/o3-timing/config.ini
tests/long/50.vortex/ref/alpha/tru64/o3-timing/simerr
tests/long/50.vortex/ref/alpha/tru64/o3-timing/simout
tests/long/50.vortex/ref/alpha/tru64/o3-timing/stats.txt
tests/long/50.vortex/ref/alpha/tru64/simple-atomic/config.ini
tests/long/50.vortex/ref/alpha/tru64/simple-atomic/simerr
tests/long/50.vortex/ref/alpha/tru64/simple-atomic/simout
tests/long/50.vortex/ref/alpha/tru64/simple-atomic/stats.txt
tests/long/50.vortex/ref/alpha/tru64/simple-timing/config.ini
tests/long/50.vortex/ref/alpha/tru64/simple-timing/simerr
tests/long/50.vortex/ref/alpha/tru64/simple-timing/simout
tests/long/50.vortex/ref/alpha/tru64/simple-timing/stats.txt
tests/long/50.vortex/ref/sparc/linux/simple-atomic/config.ini
tests/long/50.vortex/ref/sparc/linux/simple-atomic/simerr
tests/long/50.vortex/ref/sparc/linux/simple-atomic/simout
tests/long/50.vortex/ref/sparc/linux/simple-atomic/stats.txt
tests/long/50.vortex/ref/sparc/linux/simple-timing/config.ini
tests/long/50.vortex/ref/sparc/linux/simple-timing/simerr
tests/long/50.vortex/ref/sparc/linux/simple-timing/simout
tests/long/50.vortex/ref/sparc/linux/simple-timing/stats.txt
tests/long/60.bzip2/ref/alpha/tru64/o3-timing/config.ini
tests/long/60.bzip2/ref/alpha/tru64/o3-timing/simerr
tests/long/60.bzip2/ref/alpha/tru64/o3-timing/simout
tests/long/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt
tests/long/60.bzip2/ref/alpha/tru64/simple-atomic/config.ini
tests/long/60.bzip2/ref/alpha/tru64/simple-atomic/simerr
tests/long/60.bzip2/ref/alpha/tru64/simple-atomic/simout
tests/long/60.bzip2/ref/alpha/tru64/simple-atomic/stats.txt
tests/long/60.bzip2/ref/alpha/tru64/simple-timing/config.ini
tests/long/60.bzip2/ref/alpha/tru64/simple-timing/simerr
tests/long/60.bzip2/ref/alpha/tru64/simple-timing/simout
tests/long/60.bzip2/ref/alpha/tru64/simple-timing/stats.txt
tests/long/60.bzip2/ref/x86/linux/simple-atomic/config.ini
tests/long/60.bzip2/ref/x86/linux/simple-atomic/simerr
tests/long/60.bzip2/ref/x86/linux/simple-atomic/simout
tests/long/60.bzip2/ref/x86/linux/simple-atomic/stats.txt
tests/long/60.bzip2/ref/x86/linux/simple-timing/config.ini
tests/long/60.bzip2/ref/x86/linux/simple-timing/simerr
tests/long/60.bzip2/ref/x86/linux/simple-timing/simout
tests/long/60.bzip2/ref/x86/linux/simple-timing/stats.txt
tests/long/70.twolf/ref/alpha/tru64/o3-timing/config.ini
tests/long/70.twolf/ref/alpha/tru64/o3-timing/simerr
tests/long/70.twolf/ref/alpha/tru64/o3-timing/simout
tests/long/70.twolf/ref/alpha/tru64/o3-timing/stats.txt
tests/long/70.twolf/ref/alpha/tru64/simple-atomic/config.ini
tests/long/70.twolf/ref/alpha/tru64/simple-atomic/simerr
tests/long/70.twolf/ref/alpha/tru64/simple-atomic/simout
tests/long/70.twolf/ref/alpha/tru64/simple-atomic/stats.txt
tests/long/70.twolf/ref/alpha/tru64/simple-timing/config.ini
tests/long/70.twolf/ref/alpha/tru64/simple-timing/simerr
tests/long/70.twolf/ref/alpha/tru64/simple-timing/simout
tests/long/70.twolf/ref/alpha/tru64/simple-timing/stats.txt
tests/long/70.twolf/ref/sparc/linux/simple-atomic/config.ini
tests/long/70.twolf/ref/sparc/linux/simple-atomic/simerr
tests/long/70.twolf/ref/sparc/linux/simple-atomic/simout
tests/long/70.twolf/ref/sparc/linux/simple-atomic/stats.txt
tests/long/70.twolf/ref/sparc/linux/simple-timing/config.ini
tests/long/70.twolf/ref/sparc/linux/simple-timing/simerr
tests/long/70.twolf/ref/sparc/linux/simple-timing/simout
tests/long/70.twolf/ref/sparc/linux/simple-timing/stats.txt
tests/long/70.twolf/ref/x86/linux/simple-atomic/config.ini
tests/long/70.twolf/ref/x86/linux/simple-atomic/simerr
tests/long/70.twolf/ref/x86/linux/simple-atomic/simout
tests/long/70.twolf/ref/x86/linux/simple-atomic/stats.txt
tests/long/70.twolf/ref/x86/linux/simple-timing/config.ini
tests/long/70.twolf/ref/x86/linux/simple-timing/simerr
tests/long/70.twolf/ref/x86/linux/simple-timing/simout
tests/long/70.twolf/ref/x86/linux/simple-timing/stats.txt
tests/long/80.solaris-boot/ref/sparc/solaris/t1000-simple-atomic/config.ini
tests/long/80.solaris-boot/ref/sparc/solaris/t1000-simple-atomic/simerr
tests/long/80.solaris-boot/ref/sparc/solaris/t1000-simple-atomic/simout
tests/long/80.solaris-boot/ref/sparc/solaris/t1000-simple-atomic/stats.txt
tests/quick/00.hello/ref/alpha/linux/o3-timing/config.ini
tests/quick/00.hello/ref/alpha/linux/o3-timing/simerr
tests/quick/00.hello/ref/alpha/linux/o3-timing/simout
tests/quick/00.hello/ref/alpha/linux/o3-timing/stats.txt
tests/quick/00.hello/ref/alpha/linux/simple-atomic/config.ini
tests/quick/00.hello/ref/alpha/linux/simple-atomic/simerr
tests/quick/00.hello/ref/alpha/linux/simple-atomic/simout
tests/quick/00.hello/ref/alpha/linux/simple-atomic/stats.txt
tests/quick/00.hello/ref/alpha/linux/simple-timing/config.ini
tests/quick/00.hello/ref/alpha/linux/simple-timing/simerr
tests/quick/00.hello/ref/alpha/linux/simple-timing/simout
tests/quick/00.hello/ref/alpha/linux/simple-timing/stats.txt
tests/quick/00.hello/ref/alpha/tru64/o3-timing/config.ini
tests/quick/00.hello/ref/alpha/tru64/o3-timing/simerr
tests/quick/00.hello/ref/alpha/tru64/o3-timing/simout
tests/quick/00.hello/ref/alpha/tru64/o3-timing/stats.txt
tests/quick/00.hello/ref/alpha/tru64/simple-atomic/config.ini
tests/quick/00.hello/ref/alpha/tru64/simple-atomic/simerr
tests/quick/00.hello/ref/alpha/tru64/simple-atomic/simout
tests/quick/00.hello/ref/alpha/tru64/simple-atomic/stats.txt
tests/quick/00.hello/ref/alpha/tru64/simple-timing/config.ini
tests/quick/00.hello/ref/alpha/tru64/simple-timing/simerr
tests/quick/00.hello/ref/alpha/tru64/simple-timing/simout
tests/quick/00.hello/ref/alpha/tru64/simple-timing/stats.txt
tests/quick/00.hello/ref/mips/linux/simple-atomic/config.ini
tests/quick/00.hello/ref/mips/linux/simple-atomic/simerr
tests/quick/00.hello/ref/mips/linux/simple-atomic/simout
tests/quick/00.hello/ref/mips/linux/simple-atomic/stats.txt
tests/quick/00.hello/ref/mips/linux/simple-timing/config.ini
tests/quick/00.hello/ref/mips/linux/simple-timing/simerr
tests/quick/00.hello/ref/mips/linux/simple-timing/simout
tests/quick/00.hello/ref/mips/linux/simple-timing/stats.txt
tests/quick/00.hello/ref/sparc/linux/simple-atomic/config.ini
tests/quick/00.hello/ref/sparc/linux/simple-atomic/simerr
tests/quick/00.hello/ref/sparc/linux/simple-atomic/simout
tests/quick/00.hello/ref/sparc/linux/simple-atomic/stats.txt
tests/quick/00.hello/ref/sparc/linux/simple-timing/config.ini
tests/quick/00.hello/ref/sparc/linux/simple-timing/simerr
tests/quick/00.hello/ref/sparc/linux/simple-timing/simout
tests/quick/00.hello/ref/sparc/linux/simple-timing/stats.txt
tests/quick/00.hello/ref/x86/linux/simple-atomic/config.ini
tests/quick/00.hello/ref/x86/linux/simple-atomic/simerr
tests/quick/00.hello/ref/x86/linux/simple-atomic/simout
tests/quick/00.hello/ref/x86/linux/simple-atomic/stats.txt
tests/quick/00.hello/ref/x86/linux/simple-timing/config.ini
tests/quick/00.hello/ref/x86/linux/simple-timing/simerr
tests/quick/00.hello/ref/x86/linux/simple-timing/simout
tests/quick/00.hello/ref/x86/linux/simple-timing/stats.txt
tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/config.ini
tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/simerr
tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/simout
tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/stats.txt
tests/quick/02.insttest/ref/sparc/linux/o3-timing/config.ini
tests/quick/02.insttest/ref/sparc/linux/o3-timing/simerr
tests/quick/02.insttest/ref/sparc/linux/o3-timing/simout
tests/quick/02.insttest/ref/sparc/linux/o3-timing/stats.txt
tests/quick/02.insttest/ref/sparc/linux/simple-atomic/config.ini
tests/quick/02.insttest/ref/sparc/linux/simple-atomic/simerr
tests/quick/02.insttest/ref/sparc/linux/simple-atomic/simout
tests/quick/02.insttest/ref/sparc/linux/simple-atomic/stats.txt
tests/quick/02.insttest/ref/sparc/linux/simple-timing/config.ini
tests/quick/02.insttest/ref/sparc/linux/simple-timing/simerr
tests/quick/02.insttest/ref/sparc/linux/simple-timing/simout
tests/quick/02.insttest/ref/sparc/linux/simple-timing/stats.txt
tests/quick/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic-dual/config.ini
tests/quick/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic-dual/simerr
tests/quick/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic-dual/simout
tests/quick/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic-dual/stats.txt
tests/quick/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic/config.ini
tests/quick/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic/simerr
tests/quick/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic/simout
tests/quick/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic/stats.txt
tests/quick/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/config.ini
tests/quick/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/simerr
tests/quick/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/simout
tests/quick/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt
tests/quick/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/config.ini
tests/quick/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/simerr
tests/quick/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/simout
tests/quick/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/stats.txt
tests/quick/20.eio-short/ref/alpha/eio/simple-atomic/config.ini
tests/quick/20.eio-short/ref/alpha/eio/simple-atomic/simerr
tests/quick/20.eio-short/ref/alpha/eio/simple-atomic/simout
tests/quick/20.eio-short/ref/alpha/eio/simple-atomic/stats.txt
tests/quick/20.eio-short/ref/alpha/eio/simple-timing/config.ini
tests/quick/20.eio-short/ref/alpha/eio/simple-timing/simerr
tests/quick/20.eio-short/ref/alpha/eio/simple-timing/simout
tests/quick/20.eio-short/ref/alpha/eio/simple-timing/stats.txt
tests/quick/30.eio-mp/ref/alpha/eio/simple-atomic-mp/config.ini
tests/quick/30.eio-mp/ref/alpha/eio/simple-atomic-mp/simerr
tests/quick/30.eio-mp/ref/alpha/eio/simple-atomic-mp/simout
tests/quick/30.eio-mp/ref/alpha/eio/simple-atomic-mp/stats.txt
tests/quick/30.eio-mp/ref/alpha/eio/simple-timing-mp/config.ini
tests/quick/30.eio-mp/ref/alpha/eio/simple-timing-mp/simerr
tests/quick/30.eio-mp/ref/alpha/eio/simple-timing-mp/simout
tests/quick/30.eio-mp/ref/alpha/eio/simple-timing-mp/stats.txt
tests/quick/50.memtest/ref/alpha/linux/memtest/config.ini
tests/quick/50.memtest/ref/alpha/linux/memtest/simerr
tests/quick/50.memtest/ref/alpha/linux/memtest/simout
tests/quick/50.memtest/ref/alpha/linux/memtest/stats.txt
tests/quick/80.netperf-stream/ref/alpha/linux/twosys-tsunami-simple-atomic/config.ini
tests/quick/80.netperf-stream/ref/alpha/linux/twosys-tsunami-simple-atomic/simerr
tests/quick/80.netperf-stream/ref/alpha/linux/twosys-tsunami-simple-atomic/simout
tests/quick/80.netperf-stream/ref/alpha/linux/twosys-tsunami-simple-atomic/stats.txt

index 65280a84cd918a647981b1542411d1f13e6e97bd..068fb2315d28f5167af1e72928a138d07d0ef032 100644 (file)
@@ -22,6 +22,7 @@ SSITSize=1024
 activity=0
 backComSize=5
 cachePorts=200
+checker=Null
 choiceCtrBits=2
 choicePredictorSize=8192
 clock=500
@@ -36,6 +37,8 @@ decodeToRenameDelay=1
 decodeWidth=8
 defer_registration=false
 dispatchWidth=8
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 fetchToDecodeDelay=1
 fetchTrapLatency=1
@@ -107,12 +110,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -281,12 +283,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -318,12 +319,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index cd7a7fb23958cdc0a88e97f1f19bb83bec9731b0..b2d79346c304c5e99708285b408cbd3bf51fd9d8 100755 (executable)
@@ -1,2 +1,2 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/d946bea6
index 4ea4c0572ad620b7ced65c8ba7d9832a212535e0..e459fc4f1fd02757a1a3273807ca18c0e0531d02 100755 (executable)
@@ -5,14 +5,14 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:25:12
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:27:51
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/00.gzip/alpha/tru64/o3-timing -re --stdout-file stdout --stderr-file stderr tests/run.py long/00.gzip/alpha/tru64/o3-timing
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/00.gzip/alpha/tru64/o3-timing -re tests/run.py long/00.gzip/alpha/tru64/o3-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
 spec_init
 Loading Input Data
 Duplicating 262144 bytes
index 4e08b47b350a4e1b2f3b7df51133959d767f58ab..c5506c5e0517df3fecf20591dcabc06240ecdcfa 100644 (file)
@@ -8,10 +8,10 @@ global.BPredUnit.condIncorrect                4206850                       # Nu
 global.BPredUnit.condPredicted               70112287                       # Number of conditional branches predicted
 global.BPredUnit.lookups                     76039018                       # Number of BP lookups
 global.BPredUnit.usedRAS                      1692219                       # Number of times the RAS was used to get a target.
-host_inst_rate                                 193677                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 202220                       # Number of bytes of host memory used
-host_seconds                                  2920.07                       # Real time elapsed on the host
-host_tick_rate                               57217081                       # Simulator tick rate (ticks/s)
+host_inst_rate                                 244512                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 204148                       # Number of bytes of host memory used
+host_seconds                                  2312.99                       # Real time elapsed on the host
+host_tick_rate                               72234766                       # Simulator tick rate (ticks/s)
 memdepunit.memDep.conflictingLoads           19292303                       # Number of conflicting loads.
 memdepunit.memDep.conflictingStores          14732751                       # Number of conflicting stores.
 memdepunit.memDep.insertedLoads             126977202                       # Number of loads inserted to the mem dependence unit.
@@ -111,15 +111,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.003628                       # ms
 system.cpu.dcache.overall_mshr_misses          553555                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                 468828                       # number of replacements
 system.cpu.dcache.sampled_refs                 472924                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -220,15 +211,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.000014                       # ms
 system.cpu.icache.overall_mshr_misses             902                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                     34                       # number of replacements
 system.cpu.icache.sampled_refs                    902                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -409,15 +391,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.617195                       # m
 system.cpu.l2cache.overall_mshr_misses         292443                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                 85262                       # number of replacements
 system.cpu.l2cache.sampled_refs                100888                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index a002dafb361e2a90d3337d966c3f35222a1bbcde..53e8ae1eba498b49b94b69cb51c2cde9277a8886 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=AtomicSimpleCPU
 children=dtb itb tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
index cd7a7fb23958cdc0a88e97f1f19bb83bec9731b0..b2d79346c304c5e99708285b408cbd3bf51fd9d8 100755 (executable)
@@ -1,2 +1,2 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/d946bea6
index 4f98f10a91559434748feac74dce0de92945d50d..2a4b52a283c8d7c5750508a8694a3f59ee08f0a0 100755 (executable)
@@ -5,14 +5,14 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:21:47
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:27:51
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/00.gzip/alpha/tru64/simple-atomic -re --stdout-file stdout --stderr-file stderr tests/run.py long/00.gzip/alpha/tru64/simple-atomic
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/00.gzip/alpha/tru64/simple-atomic -re tests/run.py long/00.gzip/alpha/tru64/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
 spec_init
 Loading Input Data
 Duplicating 262144 bytes
index 96bd5579b219fb90a63c4e00a91432bd2e69dcee..d5f13f08c47090ea1e3e6126a282eacf1c650596 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                3417919                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 193752                       # Number of bytes of host memory used
-host_seconds                                   176.09                       # Real time elapsed on the host
-host_tick_rate                             1708971531                       # Simulator tick rate (ticks/s)
+host_inst_rate                                6175770                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 195684                       # Number of bytes of host memory used
+host_seconds                                    97.45                       # Real time elapsed on the host
+host_tick_rate                             3087904278                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                   601856964                       # Number of instructions simulated
 sim_seconds                                  0.300931                       # Number of seconds simulated
index 9d3e94dd6a629b08db8d41e5ee2e8795483a6f24..6d294469b62039ca5dbb866b8426e843857eef80 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache itb l2cache toL2Bus tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -43,12 +46,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -80,12 +82,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -117,12 +118,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index cd7a7fb23958cdc0a88e97f1f19bb83bec9731b0..b2d79346c304c5e99708285b408cbd3bf51fd9d8 100755 (executable)
@@ -1,2 +1,2 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/d946bea6
index 912067c8f7e5a935f53447e006ca0bf94275cd5b..8b3b6bb5d34d162fb03153148fa891a12f871d7d 100755 (executable)
@@ -5,14 +5,14 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:21:45
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:27:51
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/00.gzip/alpha/tru64/simple-timing -re --stdout-file stdout --stderr-file stderr tests/run.py long/00.gzip/alpha/tru64/simple-timing
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/00.gzip/alpha/tru64/simple-timing -re tests/run.py long/00.gzip/alpha/tru64/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
 spec_init
 Loading Input Data
 Duplicating 262144 bytes
index 5fbfd3d3d3d38c2b0aa2f88c59eb9c650c9e7fe3..57d9b05f84d5d65173bdafb80c924abbaa2bef83 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                1797646                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 201208                       # Number of bytes of host memory used
-host_seconds                                   334.80                       # Real time elapsed on the host
-host_tick_rate                             2323765799                       # Simulator tick rate (ticks/s)
+host_inst_rate                                1969135                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 203124                       # Number of bytes of host memory used
+host_seconds                                   305.65                       # Real time elapsed on the host
+host_tick_rate                             2545444210                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                   601856964                       # Number of instructions simulated
 sim_seconds                                  0.778004                       # Number of seconds simulated
@@ -64,15 +64,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.003443                       # ms
 system.cpu.dcache.overall_mshr_misses          530123                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                 451299                       # number of replacements
 system.cpu.dcache.sampled_refs                 455395                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -138,15 +129,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.000001                       # ms
 system.cpu.icache.overall_mshr_misses             795                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                     24                       # number of replacements
 system.cpu.icache.sampled_refs                    795                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -225,15 +207,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.633407                       # m
 system.cpu.l2cache.overall_mshr_misses         288954                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                 84513                       # number of replacements
 system.cpu.l2cache.sampled_refs                100134                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index 4b4d2436ba433d5d93923355bcfcfe2606f6b19e..ee1f88977d3a2c0771199099c8eb90a108515db5 100644 (file)
@@ -22,6 +22,7 @@ SSITSize=1024
 activity=0
 backComSize=5
 cachePorts=200
+checker=Null
 choiceCtrBits=2
 choicePredictorSize=8192
 clock=500
@@ -36,6 +37,8 @@ decodeToRenameDelay=1
 decodeWidth=8
 defer_registration=false
 dispatchWidth=8
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 fetchToDecodeDelay=1
 fetchTrapLatency=1
@@ -107,12 +110,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -281,12 +283,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -318,12 +319,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index ee69ae99e941087fc1f772f51a5af992dd4f3dca..eabe4224907271a984558451614323244a7081af 100755 (executable)
@@ -1,2 +1,3 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
index cf3fc26c27d4968405d83eb5a5fbaf4f9bed0d82..4fc3f25f84f6f1cd024a322a886685db13cae0ec 100755 (executable)
@@ -5,12 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Nov  5 2008 22:40:47
-M5 revision 5719:c9056088f1516d097f7e73673f990175ad238d69
-M5 commit date Wed Nov 05 16:19:17 2008 -0500
-M5 started Nov  5 2008 22:55:58
+M5 compiled Feb 16 2009 00:17:12
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:45:29
 M5 executing on zizzer
-command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/long/00.gzip/sparc/linux/o3-timing -re --stdout-file stdout --stderr-file stderr tests/run.py long/00.gzip/sparc/linux/o3-timing
+command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/long/00.gzip/sparc/linux/o3-timing -re tests/run.py long/00.gzip/sparc/linux/o3-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 spec_init
index b1499e0a2e9017626620cb3718387e79771d4204..1bd86bd33d943aca427b8a063f90294f6908670a 100644 (file)
@@ -8,10 +8,10 @@ global.BPredUnit.condIncorrect               83681535                       # Nu
 global.BPredUnit.condPredicted              254458067                       # Number of conditional branches predicted
 global.BPredUnit.lookups                    254458067                       # Number of BP lookups
 global.BPredUnit.usedRAS                            0                       # Number of times the RAS was used to get a target.
-host_inst_rate                                 116972                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 204276                       # Number of bytes of host memory used
-host_seconds                                 12016.73                       # Real time elapsed on the host
-host_tick_rate                               91760367                       # Simulator tick rate (ticks/s)
+host_inst_rate                                 104414                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 206176                       # Number of bytes of host memory used
+host_seconds                                 13461.92                       # Real time elapsed on the host
+host_tick_rate                               81909485                       # Simulator tick rate (ticks/s)
 memdepunit.memDep.conflictingLoads          460341314                       # Number of conflicting loads.
 memdepunit.memDep.conflictingStores         141106006                       # Number of conflicting stores.
 memdepunit.memDep.insertedLoads             743909112                       # Number of loads inserted to the mem dependence unit.
@@ -119,15 +119,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.001012                       # ms
 system.cpu.dcache.overall_mshr_misses          600222                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                 523278                       # number of replacements
 system.cpu.dcache.sampled_refs                 527374                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -213,15 +204,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.000004                       # ms
 system.cpu.icache.overall_mshr_misses            1379                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                    222                       # number of replacements
 system.cpu.icache.sampled_refs                   1378                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -398,15 +380,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.593998                       # m
 system.cpu.l2cache.overall_mshr_misses         314078                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                 84497                       # number of replacements
 system.cpu.l2cache.sampled_refs                 99948                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index 94bc4dfcbff5082fbc47c304ce5ca1fae772c171..8d0eebe28f7daa435a7912606ce1ed929b05abf9 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=AtomicSimpleCPU
 children=dtb itb tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
index ee69ae99e941087fc1f772f51a5af992dd4f3dca..eabe4224907271a984558451614323244a7081af 100755 (executable)
@@ -1,2 +1,3 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
index 959e9811fc23d4a0f6edae7c9d2cf0843ae1372b..d1dad3acfab519d51ce7062d4e2b6031bc14df5d 100755 (executable)
@@ -5,12 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Nov  5 2008 22:40:47
-M5 revision 5719:c9056088f1516d097f7e73673f990175ad238d69
-M5 commit date Wed Nov 05 16:19:17 2008 -0500
-M5 started Nov  5 2008 22:45:38
+M5 compiled Feb 16 2009 00:17:12
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:46:25
 M5 executing on zizzer
-command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/long/00.gzip/sparc/linux/simple-atomic -re --stdout-file stdout --stderr-file stderr tests/run.py long/00.gzip/sparc/linux/simple-atomic
+command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/long/00.gzip/sparc/linux/simple-atomic -re tests/run.py long/00.gzip/sparc/linux/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 spec_init
index 6ee039121653d6e19b0c2196c155fd02bba6016a..d5f28736a8a2b2be492020c702677dc5ff7b9581 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                2833353                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 195884                       # Number of bytes of host memory used
-host_seconds                                   525.71                       # Real time elapsed on the host
-host_tick_rate                             1416680719                       # Simulator tick rate (ticks/s)
+host_inst_rate                                3714547                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 197792                       # Number of bytes of host memory used
+host_seconds                                   401.00                       # Real time elapsed on the host
+host_tick_rate                             1857278454                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                  1489523295                       # Number of instructions simulated
 sim_seconds                                  0.744764                       # Number of seconds simulated
index 2760624c7c1f1a037fbe9d4891cbd11e0a8e8f1e..90217b2a51dc32d7e0548977a2272819df7c2a74 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache itb l2cache toL2Bus tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -43,12 +46,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -80,12 +82,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -117,12 +118,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index ee69ae99e941087fc1f772f51a5af992dd4f3dca..eabe4224907271a984558451614323244a7081af 100755 (executable)
@@ -1,2 +1,3 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
index 696328daa936b926e97a72e82bf4476cda1eecd4..d7c279dee46df7f24aa3212239ff848739b87ca7 100755 (executable)
@@ -5,12 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Nov  5 2008 22:40:47
-M5 revision 5719:c9056088f1516d097f7e73673f990175ad238d69
-M5 commit date Wed Nov 05 16:19:17 2008 -0500
-M5 started Nov  5 2008 22:41:13
+M5 compiled Feb 16 2009 00:17:12
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:50:17
 M5 executing on zizzer
-command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/long/00.gzip/sparc/linux/simple-timing -re --stdout-file stdout --stderr-file stderr tests/run.py long/00.gzip/sparc/linux/simple-timing
+command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/long/00.gzip/sparc/linux/simple-timing -re tests/run.py long/00.gzip/sparc/linux/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 spec_init
index 21ee70af0f64ed1393344d48e5a14c0cfc74b798..5a55fc3e0fcd5ed80c05fbd7c437b76c69737961 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                2121797                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 203340                       # Number of bytes of host memory used
-host_seconds                                   702.01                       # Real time elapsed on the host
-host_tick_rate                             2963511011                       # Simulator tick rate (ticks/s)
+host_inst_rate                                1502574                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 205236                       # Number of bytes of host memory used
+host_seconds                                   991.31                       # Real time elapsed on the host
+host_tick_rate                             2098643273                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                  1489523295                       # Number of instructions simulated
 sim_seconds                                  2.080416                       # Number of seconds simulated
@@ -74,15 +74,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.000901                       # ms
 system.cpu.dcache.overall_mshr_misses          513081                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                 449125                       # number of replacements
 system.cpu.dcache.sampled_refs                 453221                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -136,15 +127,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.000001                       # ms
 system.cpu.icache.overall_mshr_misses            1107                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                    118                       # number of replacements
 system.cpu.icache.sampled_refs                   1107                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -219,15 +201,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.645967                       # m
 system.cpu.l2cache.overall_mshr_misses         293481                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                 82905                       # number of replacements
 system.cpu.l2cache.sampled_refs                 98339                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index 93e326b164345c86c74002e1858b43af9c7f6a91..1f354a5d603e9c0824d65a35a3c7a057b2898fdd 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=AtomicSimpleCPU
 children=dtb itb tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -49,7 +52,7 @@ type=ExeTracer
 [system.cpu.workload]
 type=LiveProcess
 cmd=gzip input.log 1
-cwd=build/X86_SE/tests/opt/long/00.gzip/x86/linux/simple-atomic
+cwd=build/X86_SE/tests/fast/long/00.gzip/x86/linux/simple-atomic
 egid=100
 env=
 errout=cerr
index 12f446c644fe091595618b90f492899eaccbfb6c..d7d61bab314abf53df9ef1168182a14d42d33296 100755 (executable)
@@ -1,9 +1,15 @@
 warn: Sockets disabled, not accepting gdb connections
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: instruction 'fnstcw_Mw' unimplemented
+For more information see: http://www.m5sim.org/warn/437d5238
 warn: instruction 'fldcw_Mw' unimplemented
+For more information see: http://www.m5sim.org/warn/437d5238
 warn: instruction 'prefetch_t0' unimplemented
+For more information see: http://www.m5sim.org/warn/437d5238
 warn: instruction 'prefetch_t0' unimplemented
+For more information see: http://www.m5sim.org/warn/437d5238
 warn: instruction 'prefetch_t0' unimplemented
+For more information see: http://www.m5sim.org/warn/437d5238
 warn: instruction 'prefetch_t0' unimplemented
-warn: Increasing stack size by one page.
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/437d5238
+hack: be nice to actually delete the event here
index 81b1be1e0c13ceb14efa5890aa49b33e62bc19f7..5eb2ed956ac5c5f2045cc06a1b2a05376d2b04af 100755 (executable)
@@ -5,12 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec 26 2008 18:29:56
-M5 revision 5818:e9a95a3440197489c28a655f2de72dc8e98259b9
-M5 commit date Fri Dec 26 18:25:21 2008 -0800
-M5 started Dec 26 2008 19:19:42
-M5 executing on fajita
-command line: build/X86_SE/m5.opt -d build/X86_SE/tests/opt/long/00.gzip/x86/linux/simple-atomic -re tests/run.py long/00.gzip/x86/linux/simple-atomic
+M5 compiled Feb 16 2009 00:19:15
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 01:00:03
+M5 executing on zizzer
+command line: build/X86_SE/m5.fast -d build/X86_SE/tests/fast/long/00.gzip/x86/linux/simple-atomic -re tests/run.py long/00.gzip/x86/linux/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 spec_init
@@ -21,6 +20,7 @@ Input data 1048576 bytes in length
 Compressing Input Data, level 1
 Compressed data 108074 bytes in length
 Uncompressing Data
+info: Increasing stack size by one page.
 Uncompressed data 1048576 bytes in length
 Uncompressed data compared correctly
 Compressing Input Data, level 3
index fcdb37b5adbbf33520367c527eb0b0e820dc82fb..cf444d872db3a5bf59133ce081a677f7378b9871 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 717061                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 197184                       # Number of bytes of host memory used
-host_seconds                                  2258.34                       # Real time elapsed on the host
-host_tick_rate                              426391006                       # Simulator tick rate (ticks/s)
+host_inst_rate                                1622364                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 197488                       # Number of bytes of host memory used
+host_seconds                                   998.15                       # Real time elapsed on the host
+host_tick_rate                              964717823                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                  1619365942                       # Number of instructions simulated
 sim_seconds                                  0.962935                       # Number of seconds simulated
index 4630d922dd8b4b9a3d23b83233fb875805f13e0b..1e457c793e9680c0b10d14dc6e587bb0fb724488 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache itb l2cache toL2Bus tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -43,12 +46,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -80,12 +82,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -117,12 +118,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -155,7 +155,7 @@ type=ExeTracer
 [system.cpu.workload]
 type=LiveProcess
 cmd=gzip input.log 1
-cwd=build/X86_SE/tests/opt/long/00.gzip/x86/linux/simple-timing
+cwd=build/X86_SE/tests/fast/long/00.gzip/x86/linux/simple-timing
 egid=100
 env=
 errout=cerr
index 12f446c644fe091595618b90f492899eaccbfb6c..d7d61bab314abf53df9ef1168182a14d42d33296 100755 (executable)
@@ -1,9 +1,15 @@
 warn: Sockets disabled, not accepting gdb connections
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: instruction 'fnstcw_Mw' unimplemented
+For more information see: http://www.m5sim.org/warn/437d5238
 warn: instruction 'fldcw_Mw' unimplemented
+For more information see: http://www.m5sim.org/warn/437d5238
 warn: instruction 'prefetch_t0' unimplemented
+For more information see: http://www.m5sim.org/warn/437d5238
 warn: instruction 'prefetch_t0' unimplemented
+For more information see: http://www.m5sim.org/warn/437d5238
 warn: instruction 'prefetch_t0' unimplemented
+For more information see: http://www.m5sim.org/warn/437d5238
 warn: instruction 'prefetch_t0' unimplemented
-warn: Increasing stack size by one page.
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/437d5238
+hack: be nice to actually delete the event here
index 7f0c2942c1472ffda5ce4d763c9039590590e839..547d12c0bf1b0cebef91d621941e7b2ead5cd638 100755 (executable)
@@ -5,12 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec 26 2008 18:29:56
-M5 revision 5818:e9a95a3440197489c28a655f2de72dc8e98259b9
-M5 commit date Fri Dec 26 18:25:21 2008 -0800
-M5 started Dec 26 2008 19:22:06
-M5 executing on fajita
-command line: build/X86_SE/m5.opt -d build/X86_SE/tests/opt/long/00.gzip/x86/linux/simple-timing -re tests/run.py long/00.gzip/x86/linux/simple-timing
+M5 compiled Feb 16 2009 00:19:15
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 01:02:02
+M5 executing on zizzer
+command line: build/X86_SE/m5.fast -d build/X86_SE/tests/fast/long/00.gzip/x86/linux/simple-timing -re tests/run.py long/00.gzip/x86/linux/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 spec_init
@@ -21,6 +20,7 @@ Input data 1048576 bytes in length
 Compressing Input Data, level 1
 Compressed data 108074 bytes in length
 Uncompressing Data
+info: Increasing stack size by one page.
 Uncompressed data 1048576 bytes in length
 Uncompressed data compared correctly
 Compressing Input Data, level 3
index 89a1a5647a29c698ecfe7d913661ad82c1106f3c..3681e4f0c6008764847fdf9d28396692e9ce1865 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 511923                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 204640                       # Number of bytes of host memory used
-host_seconds                                  3163.30                       # Real time elapsed on the host
-host_tick_rate                              807415286                       # Simulator tick rate (ticks/s)
+host_inst_rate                                1065301                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 204932                       # Number of bytes of host memory used
+host_seconds                                  1520.10                       # Real time elapsed on the host
+host_tick_rate                             1680214432                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                  1619365942                       # Number of instructions simulated
 sim_seconds                                  2.554098                       # Number of seconds simulated
@@ -64,15 +64,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.000834                       # ms
 system.cpu.dcache.overall_mshr_misses          506099                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                 439707                       # number of replacements
 system.cpu.dcache.sampled_refs                 443803                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -126,15 +117,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.000000                       # ms
 system.cpu.icache.overall_mshr_misses             721                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                      4                       # number of replacements
 system.cpu.icache.sampled_refs                    721                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -209,15 +191,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.635970                       # m
 system.cpu.l2cache.overall_mshr_misses         282704                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                 82097                       # number of replacements
 system.cpu.l2cache.sampled_refs                 97587                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index e35ca8bb4b2b55a0110eadb1721a08bc01355522..cd4931e34fe749443dc2792aa8317570e06e8c30 100644 (file)
@@ -46,6 +46,7 @@ SSITSize=1024
 activity=0
 backComSize=5
 cachePorts=200
+checker=Null
 choiceCtrBits=2
 choicePredictorSize=8192
 clock=500
@@ -135,12 +136,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -309,12 +309,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -354,6 +353,7 @@ SSITSize=1024
 activity=0
 backComSize=5
 cachePorts=200
+checker=Null
 choiceCtrBits=2
 choicePredictorSize=8192
 clock=500
@@ -443,12 +443,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -617,12 +616,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -660,6 +658,7 @@ image=system.disk0.image
 type=CowDiskImage
 children=child
 child=system.disk0.image.child
+image_file=
 read_only=false
 table_size=65536
 
@@ -679,6 +678,7 @@ image=system.disk2.image
 type=CowDiskImage
 children=child
 child=system.disk2.image.child
+image_file=
 read_only=false
 table_size=65536
 
@@ -713,12 +713,11 @@ latency=50000
 max_miss_count=0
 mem_side_filter_ranges=0:18446744073709551615
 mshrs=20
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=500000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -746,12 +745,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=92
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -881,16 +879,22 @@ pio=system.iobus.port[1]
 [system.tsunami.ethernet]
 type=NSGigE
 BAR0=1
+BAR0LegacyIO=false
 BAR0Size=256
 BAR1=0
+BAR1LegacyIO=false
 BAR1Size=4096
 BAR2=0
+BAR2LegacyIO=false
 BAR2Size=0
 BAR3=0
+BAR3LegacyIO=false
 BAR3Size=0
 BAR4=0
+BAR4LegacyIO=false
 BAR4Size=0
 BAR5=0
+BAR5LegacyIO=false
 BAR5Size=0
 BIST=0
 CacheLineSize=0
@@ -1259,16 +1263,22 @@ pio=system.iobus.port[22]
 [system.tsunami.ide]
 type=IdeController
 BAR0=1
+BAR0LegacyIO=false
 BAR0Size=8
 BAR1=1
+BAR1LegacyIO=false
 BAR1Size=4
 BAR2=1
+BAR2LegacyIO=false
 BAR2Size=8
 BAR3=1
+BAR3LegacyIO=false
 BAR3Size=4
 BAR4=1
+BAR4LegacyIO=false
 BAR4Size=16
 BAR5=1
+BAR5LegacyIO=false
 BAR5Size=0
 BIST=0
 CacheLineSize=0
index 4cafe060d3502d4584437147794b2fe76cd0b582..f51a48835494b5de11ef80ed264300fdbf7d933a 100755 (executable)
@@ -1,5 +1,7 @@
-warn: kernel located at: /dist/m5/system/binaries/vmlinux
 warn: Sockets disabled, not accepting terminal connections
+For more information see: http://www.m5sim.org/warn/8742226b
 warn: Sockets disabled, not accepting gdb connections
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: 125740500: Trying to launch CPU number 1!
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/8f7d2563
+hack: be nice to actually delete the event here
index cd7d66c166fdabc09b1ac9e72d6a7880e494dd68..1910760d1c1edbfd407d75aa44e407ba7524c371 100755 (executable)
@@ -5,12 +5,12 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec 14 2008 21:47:07
-M5 revision 5776:07905796d7bea4187139808b7de687a99cbc3141
-M5 commit date Sun Dec 14 21:45:15 2008 -0800
-M5 started Dec 14 2008 21:47:53
-M5 executing on tater
+M5 compiled Feb 16 2009 00:15:24
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:44:44
+M5 executing on zizzer
 command line: build/ALPHA_FS/m5.fast -d build/ALPHA_FS/tests/fast/long/10.linux-boot/alpha/linux/tsunami-o3-dual -re tests/run.py long/10.linux-boot/alpha/linux/tsunami-o3-dual
 Global frequency set at 1000000000000 ticks per second
+info: kernel located at: /dist/m5/system/binaries/vmlinux
 info: Entering event queue @ 0.  Starting simulation...
 Exiting @ tick 1907705384500 because m5_exit instruction encountered
index 6cd8fa9450b9be22cf5e7707b773331bcc6c7754..dcbc52710f505a715a45cb18b0e2c06dc531f881 100644 (file)
@@ -16,10 +16,10 @@ global.BPredUnit.lookups                     10093436                       # Nu
 global.BPredUnit.lookups                      5538388                       # Number of BP lookups
 global.BPredUnit.usedRAS                       690374                       # Number of times the RAS was used to get a target.
 global.BPredUnit.usedRAS                       417429                       # Number of times the RAS was used to get a target.
-host_inst_rate                                 132487                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 294244                       # Number of bytes of host memory used
-host_seconds                                   424.12                       # Real time elapsed on the host
-host_tick_rate                             4498020766                       # Simulator tick rate (ticks/s)
+host_inst_rate                                 133092                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 294856                       # Number of bytes of host memory used
+host_seconds                                   422.19                       # Real time elapsed on the host
+host_tick_rate                             4518571306                       # Simulator tick rate (ticks/s)
 memdepunit.memDep.conflictingLoads            2050532                       # Number of conflicting loads.
 memdepunit.memDep.conflictingLoads             906322                       # Number of conflicting loads.
 memdepunit.memDep.conflictingStores           1832540                       # Number of conflicting stores.
@@ -146,15 +146,6 @@ system.cpu0.dcache.overall_mshr_miss_rate     0.091715                       # m
 system.cpu0.dcache.overall_mshr_misses         978850                       # number of overall MSHR misses
 system.cpu0.dcache.overall_mshr_uncacheable_latency   1690648997                       # number of overall MSHR uncacheable cycles
 system.cpu0.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu0.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu0.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu0.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu0.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu0.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu0.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu0.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu0.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu0.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu0.dcache.replacements                922726                       # number of replacements
 system.cpu0.dcache.sampled_refs                923123                       # Sample count of references to valid blocks.
 system.cpu0.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -256,15 +247,6 @@ system.cpu0.icache.overall_mshr_miss_rate     0.096077                       # m
 system.cpu0.icache.overall_mshr_misses         620366                       # number of overall MSHR misses
 system.cpu0.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu0.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu0.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu0.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu0.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu0.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu0.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu0.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu0.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu0.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu0.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu0.icache.replacements                619753                       # number of replacements
 system.cpu0.icache.sampled_refs                620265                       # Sample count of references to valid blocks.
 system.cpu0.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -600,15 +582,6 @@ system.cpu1.dcache.overall_mshr_miss_rate     0.098495                       # m
 system.cpu1.dcache.overall_mshr_misses         573673                       # number of overall MSHR misses
 system.cpu1.dcache.overall_mshr_uncacheable_latency    824622000                       # number of overall MSHR uncacheable cycles
 system.cpu1.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu1.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu1.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu1.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu1.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu1.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu1.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu1.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu1.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu1.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu1.dcache.replacements                531784                       # number of replacements
 system.cpu1.dcache.sampled_refs                532296                       # Sample count of references to valid blocks.
 system.cpu1.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -710,15 +683,6 @@ system.cpu1.icache.overall_mshr_miss_rate     0.144757                       # m
 system.cpu1.icache.overall_mshr_misses         447169                       # number of overall MSHR misses
 system.cpu1.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu1.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu1.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu1.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu1.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu1.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu1.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu1.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu1.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu1.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu1.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu1.icache.replacements                446606                       # number of replacements
 system.cpu1.icache.sampled_refs                447117                       # Sample count of references to valid blocks.
 system.cpu1.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -985,15 +949,6 @@ system.iocache.overall_mshr_miss_rate               1                       # ms
 system.iocache.overall_mshr_misses              41727                       # number of overall MSHR misses
 system.iocache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.iocache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.iocache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.iocache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.iocache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.iocache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.iocache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.iocache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.iocache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.iocache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.iocache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.iocache.replacements                     41697                       # number of replacements
 system.iocache.sampled_refs                     41713                       # Sample count of references to valid blocks.
 system.iocache.soft_prefetch_mshr_full              0                       # number of mshr full events for SW prefetching instrutions
@@ -1072,15 +1027,6 @@ system.l2c.overall_mshr_miss_rate            0.248969                       # ms
 system.l2c.overall_mshr_misses                 627840                       # number of overall MSHR misses
 system.l2c.overall_mshr_uncacheable_latency   2264236498                       # number of overall MSHR uncacheable cycles
 system.l2c.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.l2c.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.l2c.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.l2c.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.l2c.prefetcher.num_hwpf_evicted              0                       # number of hwpf removed due to no buffer left
-system.l2c.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.l2c.prefetcher.num_hwpf_issued               0                       # number of hwpf issued
-system.l2c.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.l2c.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.l2c.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.l2c.replacements                        402142                       # number of replacements
 system.l2c.sampled_refs                        433669                       # Sample count of references to valid blocks.
 system.l2c.soft_prefetch_mshr_full                  0                       # number of mshr full events for SW prefetching instrutions
index 1ce4a49e95a752d60bc8915741c92090316e142e..c7a30cef6c09bb4f1eb21068ef98024b218c338c 100644 (file)
@@ -46,6 +46,7 @@ SSITSize=1024
 activity=0
 backComSize=5
 cachePorts=200
+checker=Null
 choiceCtrBits=2
 choicePredictorSize=8192
 clock=500
@@ -135,12 +136,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -309,12 +309,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -352,6 +351,7 @@ image=system.disk0.image
 type=CowDiskImage
 children=child
 child=system.disk0.image.child
+image_file=
 read_only=false
 table_size=65536
 
@@ -371,6 +371,7 @@ image=system.disk2.image
 type=CowDiskImage
 children=child
 child=system.disk2.image.child
+image_file=
 read_only=false
 table_size=65536
 
@@ -405,12 +406,11 @@ latency=50000
 max_miss_count=0
 mem_side_filter_ranges=0:18446744073709551615
 mshrs=20
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=500000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -438,12 +438,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=92
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -573,16 +572,22 @@ pio=system.iobus.port[1]
 [system.tsunami.ethernet]
 type=NSGigE
 BAR0=1
+BAR0LegacyIO=false
 BAR0Size=256
 BAR1=0
+BAR1LegacyIO=false
 BAR1Size=4096
 BAR2=0
+BAR2LegacyIO=false
 BAR2Size=0
 BAR3=0
+BAR3LegacyIO=false
 BAR3Size=0
 BAR4=0
+BAR4LegacyIO=false
 BAR4Size=0
 BAR5=0
+BAR5LegacyIO=false
 BAR5Size=0
 BIST=0
 CacheLineSize=0
@@ -951,16 +956,22 @@ pio=system.iobus.port[22]
 [system.tsunami.ide]
 type=IdeController
 BAR0=1
+BAR0LegacyIO=false
 BAR0Size=8
 BAR1=1
+BAR1LegacyIO=false
 BAR1Size=4
 BAR2=1
+BAR2LegacyIO=false
 BAR2Size=8
 BAR3=1
+BAR3LegacyIO=false
 BAR3Size=4
 BAR4=1
+BAR4LegacyIO=false
 BAR4Size=16
 BAR5=1
+BAR5LegacyIO=false
 BAR5Size=0
 BIST=0
 CacheLineSize=0
index 1a557daf8aac86ff167c1561f948a37ebea2f156..83c71fc5cd4d3e6cb335ddaff185759d8734a26a 100755 (executable)
@@ -1,4 +1,5 @@
-warn: kernel located at: /dist/m5/system/binaries/vmlinux
 warn: Sockets disabled, not accepting terminal connections
+For more information see: http://www.m5sim.org/warn/8742226b
 warn: Sockets disabled, not accepting gdb connections
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
index c0c3673fc85d7d4f1d22c7a0186c66949b6089cf..c6712a23be98d45bc2f92a3bb8ab95bedbbf00fc 100755 (executable)
@@ -5,12 +5,12 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec 14 2008 21:47:07
-M5 revision 5776:07905796d7bea4187139808b7de687a99cbc3141
-M5 commit date Sun Dec 14 21:45:15 2008 -0800
-M5 started Dec 14 2008 21:47:52
-M5 executing on tater
+M5 compiled Feb 16 2009 00:15:24
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:42:11
+M5 executing on zizzer
 command line: build/ALPHA_FS/m5.fast -d build/ALPHA_FS/tests/fast/long/10.linux-boot/alpha/linux/tsunami-o3 -re tests/run.py long/10.linux-boot/alpha/linux/tsunami-o3
 Global frequency set at 1000000000000 ticks per second
+info: kernel located at: /dist/m5/system/binaries/vmlinux
 info: Entering event queue @ 0.  Starting simulation...
 Exiting @ tick 1867363148500 because m5_exit instruction encountered
index d70f58b89015785a10b36456f6863064a1165c8a..37990c73f41170e4c0b548f2f74f9d8714598fed 100644 (file)
@@ -8,10 +8,10 @@ global.BPredUnit.condIncorrect                 828629                       # Nu
 global.BPredUnit.condPredicted               12132448                       # Number of conditional branches predicted
 global.BPredUnit.lookups                     14570242                       # Number of BP lookups
 global.BPredUnit.usedRAS                      1034900                       # Number of times the RAS was used to get a target.
-host_inst_rate                                 133323                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 292856                       # Number of bytes of host memory used
-host_seconds                                   398.21                       # Real time elapsed on the host
-host_tick_rate                             4689394624                       # Simulator tick rate (ticks/s)
+host_inst_rate                                 209657                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 292968                       # Number of bytes of host memory used
+host_seconds                                   253.23                       # Real time elapsed on the host
+host_tick_rate                             7374290880                       # Simulator tick rate (ticks/s)
 memdepunit.memDep.conflictingLoads            3083644                       # Number of conflicting loads.
 memdepunit.memDep.conflictingStores           2877472                       # Number of conflicting stores.
 memdepunit.memDep.insertedLoads              11055097                       # Number of loads inserted to the mem dependence unit.
@@ -134,15 +134,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.095592                       # ms
 system.cpu.dcache.overall_mshr_misses         1481642                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency   2140398497                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                1401991                       # number of replacements
 system.cpu.dcache.sampled_refs                1402503                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -244,15 +235,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.110520                       # ms
 system.cpu.icache.overall_mshr_misses          995547                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                 994847                       # number of replacements
 system.cpu.icache.sampled_refs                 995358                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -536,15 +518,6 @@ system.iocache.overall_mshr_miss_rate               1                       # ms
 system.iocache.overall_mshr_misses              41725                       # number of overall MSHR misses
 system.iocache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.iocache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.iocache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.iocache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.iocache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.iocache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.iocache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.iocache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.iocache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.iocache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.iocache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.iocache.replacements                     41685                       # number of replacements
 system.iocache.sampled_refs                     41701                       # Sample count of references to valid blocks.
 system.iocache.soft_prefetch_mshr_full              0                       # number of mshr full events for SW prefetching instrutions
@@ -623,15 +596,6 @@ system.l2c.overall_mshr_miss_rate            0.255051                       # ms
 system.l2c.overall_mshr_misses                 611608                       # number of overall MSHR misses
 system.l2c.overall_mshr_uncacheable_latency   1926369498                       # number of overall MSHR uncacheable cycles
 system.l2c.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.l2c.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.l2c.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.l2c.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.l2c.prefetcher.num_hwpf_evicted              0                       # number of hwpf removed due to no buffer left
-system.l2c.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.l2c.prefetcher.num_hwpf_issued               0                       # number of hwpf issued
-system.l2c.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.l2c.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.l2c.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.l2c.replacements                        396031                       # number of replacements
 system.l2c.sampled_refs                        427707                       # Sample count of references to valid blocks.
 system.l2c.soft_prefetch_mshr_full                  0                       # number of mshr full events for SW prefetching instrutions
index 064c9f4af9bfd844fe22b34a7aa50c055c8176b8..3c2bf8020a3861cc5f48fd6e36fe4aa769c4259c 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=AtomicSimpleCPU
 children=dtb itb tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
index ee69ae99e941087fc1f772f51a5af992dd4f3dca..eabe4224907271a984558451614323244a7081af 100755 (executable)
@@ -1,2 +1,3 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
index 2fac0077cfdd5bbaf8ac25d0bec55aecf5b6679b..6c41adbc1a3c3ca4464b42c78a1ef46d475f1f14 100755 (executable)
@@ -5,12 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Nov  5 2008 22:40:47
-M5 revision 5719:c9056088f1516d097f7e73673f990175ad238d69
-M5 commit date Wed Nov 05 16:19:17 2008 -0500
-M5 started Nov  5 2008 22:56:43
+M5 compiled Feb 16 2009 00:17:12
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:51:47
 M5 executing on zizzer
-command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/long/10.mcf/sparc/linux/simple-atomic -re --stdout-file stdout --stderr-file stderr tests/run.py long/10.mcf/sparc/linux/simple-atomic
+command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/long/10.mcf/sparc/linux/simple-atomic -re tests/run.py long/10.mcf/sparc/linux/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 
index 042194df878559ab9d615171e520803cc0c2b6cb..a0216624738d014f03e8394aba99f4b43fa0f03a 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                2390204                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 328072                       # Number of bytes of host memory used
-host_seconds                                   102.01                       # Real time elapsed on the host
-host_tick_rate                             1198022319                       # Simulator tick rate (ticks/s)
+host_inst_rate                                2414989                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 329980                       # Number of bytes of host memory used
+host_seconds                                   100.97                       # Real time elapsed on the host
+host_tick_rate                             1210444801                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                   243835278                       # Number of instructions simulated
 sim_seconds                                  0.122216                       # Number of seconds simulated
index e22470f97ae640ee8e6a1fbb9063dff8009beed3..8066afd8ef399ab71aa7dce50b2304cdc89f9c95 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache itb l2cache toL2Bus tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -43,12 +46,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -80,12 +82,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -117,12 +118,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index ee69ae99e941087fc1f772f51a5af992dd4f3dca..eabe4224907271a984558451614323244a7081af 100755 (executable)
@@ -1,2 +1,3 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
index 0d7d366fcb200c4e916c9b449da53906c3fd8b33..380022b1579fa6fe62d2add62ebd1ea5f6d94fe1 100755 (executable)
@@ -5,12 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Nov  5 2008 22:40:47
-M5 revision 5719:c9056088f1516d097f7e73673f990175ad238d69
-M5 commit date Wed Nov 05 16:19:17 2008 -0500
-M5 started Nov  5 2008 22:52:55
+M5 compiled Feb 16 2009 00:17:12
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:53:06
 M5 executing on zizzer
-command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/long/10.mcf/sparc/linux/simple-timing -re --stdout-file stdout --stderr-file stderr tests/run.py long/10.mcf/sparc/linux/simple-timing
+command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/long/10.mcf/sparc/linux/simple-timing -re tests/run.py long/10.mcf/sparc/linux/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 
index 8d551e127c77ab50012770d3ae56266c5bbdf891..ac46d4baa1067e378ac28d94ba9cdef36a0447f9 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                1337728                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 335528                       # Number of bytes of host memory used
-host_seconds                                   182.28                       # Real time elapsed on the host
-host_tick_rate                             2010386962                       # Simulator tick rate (ticks/s)
+host_inst_rate                                1327795                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 337424                       # Number of bytes of host memory used
+host_seconds                                   183.64                       # Real time elapsed on the host
+host_tick_rate                             1995461602                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                   243835278                       # Number of instructions simulated
 sim_seconds                                  0.366446                       # Number of seconds simulated
@@ -74,15 +74,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.009397                       # ms
 system.cpu.dcache.overall_mshr_misses          987820                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                 935475                       # number of replacements
 system.cpu.dcache.sampled_refs                 939571                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -136,15 +127,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.000004                       # ms
 system.cpu.icache.overall_mshr_misses             882                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                     25                       # number of replacements
 system.cpu.icache.sampled_refs                    882                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -219,15 +201,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.050827                       # m
 system.cpu.l2cache.overall_mshr_misses          47800                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                   891                       # number of replacements
 system.cpu.l2cache.sampled_refs                 15559                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index 40541f3667b69dca4768de0c1baa640ddb1fb3e7..640586f7befbb7a251fd9684c98a6684c450a733 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=AtomicSimpleCPU
 children=dtb itb tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -49,7 +52,7 @@ type=ExeTracer
 [system.cpu.workload]
 type=LiveProcess
 cmd=mcf mcf.in
-cwd=build/X86_SE/tests/opt/long/10.mcf/x86/linux/simple-atomic
+cwd=build/X86_SE/tests/fast/long/10.mcf/x86/linux/simple-atomic
 egid=100
 env=
 errout=cerr
index 72ba90ece894f11347a323cca09759a4a61085c8..94d399eab19405e0acc52d2b5dd6a0109aa74f02 100755 (executable)
@@ -1,4 +1,7 @@
 warn: Sockets disabled, not accepting gdb connections
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: instruction 'fnstcw_Mw' unimplemented
+For more information see: http://www.m5sim.org/warn/437d5238
 warn: instruction 'fldcw_Mw' unimplemented
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/437d5238
+hack: be nice to actually delete the event here
index c22c368b8fc2e37cf45f0c6794f419ab4ecd4ee6..225df2c545d1a1db4b6684ed7612c494f74b1c15 100755 (executable)
@@ -5,12 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec 26 2008 18:29:56
-M5 revision 5818:e9a95a3440197489c28a655f2de72dc8e98259b9
-M5 commit date Fri Dec 26 18:25:21 2008 -0800
-M5 started Dec 26 2008 19:05:48
-M5 executing on fajita
-command line: build/X86_SE/m5.opt -d build/X86_SE/tests/opt/long/10.mcf/x86/linux/simple-atomic -re tests/run.py long/10.mcf/x86/linux/simple-atomic
+M5 compiled Feb 16 2009 00:19:15
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 01:06:25
+M5 executing on zizzer
+command line: build/X86_SE/m5.fast -d build/X86_SE/tests/fast/long/10.mcf/x86/linux/simple-atomic -re tests/run.py long/10.mcf/x86/linux/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 
index a4a7be0d135a87522db3a15af4b81831843ae326..16a3e187b1b9bdabb40f1eb77ff8678ba2c4aa21 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 687504                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 331712                       # Number of bytes of host memory used
-host_seconds                                   392.27                       # Real time elapsed on the host
-host_tick_rate                              422480782                       # Simulator tick rate (ticks/s)
+host_inst_rate                                1454099                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 332016                       # Number of bytes of host memory used
+host_seconds                                   185.47                       # Real time elapsed on the host
+host_tick_rate                              893563512                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                   269686773                       # Number of instructions simulated
 sim_seconds                                  0.165726                       # Number of seconds simulated
index 2447a5715e4c1393a6721c944a948edbf8596f76..c34572b5c6f46e78b32d42594ab9ea2e4e7bf29e 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache itb l2cache toL2Bus tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -43,12 +46,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -80,12 +82,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -117,12 +118,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -155,7 +155,7 @@ type=ExeTracer
 [system.cpu.workload]
 type=LiveProcess
 cmd=mcf mcf.in
-cwd=build/X86_SE/tests/opt/long/10.mcf/x86/linux/simple-timing
+cwd=build/X86_SE/tests/fast/long/10.mcf/x86/linux/simple-timing
 egid=100
 env=
 errout=cerr
index 72ba90ece894f11347a323cca09759a4a61085c8..94d399eab19405e0acc52d2b5dd6a0109aa74f02 100755 (executable)
@@ -1,4 +1,7 @@
 warn: Sockets disabled, not accepting gdb connections
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: instruction 'fnstcw_Mw' unimplemented
+For more information see: http://www.m5sim.org/warn/437d5238
 warn: instruction 'fldcw_Mw' unimplemented
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/437d5238
+hack: be nice to actually delete the event here
index 5e04da3a320611003dbd49d53b8f2de95f3d4c06..fdaf99f0e970bb5aca8e307bf5c5c26d80c2beb5 100755 (executable)
@@ -5,12 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec 26 2008 18:29:56
-M5 revision 5818:e9a95a3440197489c28a655f2de72dc8e98259b9
-M5 commit date Fri Dec 26 18:25:21 2008 -0800
-M5 started Dec 26 2008 20:14:49
-M5 executing on fajita
-command line: build/X86_SE/m5.opt -d build/X86_SE/tests/opt/long/10.mcf/x86/linux/simple-timing -re tests/run.py long/10.mcf/x86/linux/simple-timing
+M5 compiled Feb 16 2009 00:19:15
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 01:06:48
+M5 executing on zizzer
+command line: build/X86_SE/m5.fast -d build/X86_SE/tests/fast/long/10.mcf/x86/linux/simple-timing -re tests/run.py long/10.mcf/x86/linux/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 
index 2fa37b8f70e5110d2f11b54755d56f7bb948ddcf..f4739c53bf0379dce518b8a9be21320981614c00 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 422356                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 339176                       # Number of bytes of host memory used
-host_seconds                                   638.53                       # Real time elapsed on the host
-host_tick_rate                              775808629                       # Simulator tick rate (ticks/s)
+host_inst_rate                                 939339                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 339456                       # Number of bytes of host memory used
+host_seconds                                   287.10                       # Real time elapsed on the host
+host_tick_rate                             1725433923                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                   269686773                       # Number of instructions simulated
 sim_seconds                                  0.495377                       # Number of seconds simulated
@@ -64,15 +64,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.017832                       # ms
 system.cpu.dcache.overall_mshr_misses         2179365                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                2049944                       # number of replacements
 system.cpu.dcache.sampled_refs                2054040                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -126,15 +117,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.000002                       # ms
 system.cpu.icache.overall_mshr_misses             807                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                     24                       # number of replacements
 system.cpu.icache.sampled_refs                    807                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -209,15 +191,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.093846                       # m
 system.cpu.l2cache.overall_mshr_misses         192840                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                108885                       # number of replacements
 system.cpu.l2cache.sampled_refs                132827                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index 08a12f2a04e1cbc6ffcb67b17d148ce81ddedff5..0154cb6751406664441ce7cbead31264b63aba5d 100755 (executable)
@@ -5,10 +5,10 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Feb  1 2009 00:35:14
-M5 revision ddc342563140 5849 default qtip upconfaultstats.patch tip qbase
-M5 started Feb  1 2009 01:31:23
-M5 executing on fajita
+M5 compiled Feb 16 2009 00:19:15
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 01:09:31
+M5 executing on zizzer
 command line: build/X86_SE/m5.fast -d build/X86_SE/tests/fast/long/20.parser/x86/linux/simple-atomic -re tests/run.py long/20.parser/x86/linux/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
index 9ef20eecbc04ce252fa09e3429e7899ca0d5ba52..2072caa4bf832ad4083e5e4b57bae728a17d9367 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 942344                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 199592                       # Number of bytes of host memory used
-host_seconds                                  1586.98                       # Real time elapsed on the host
-host_tick_rate                              547379933                       # Simulator tick rate (ticks/s)
+host_inst_rate                                1649324                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 201208                       # Number of bytes of host memory used
+host_seconds                                   906.72                       # Real time elapsed on the host
+host_tick_rate                              958044415                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                  1495482356                       # Number of instructions simulated
 sim_seconds                                  0.868682                       # Number of seconds simulated
index 793578856ac0d951ea2df7f4e45b9dad77630d1b..87163bbc2f9d90fe9104dd018f42fec49589484a 100644 (file)
@@ -46,12 +46,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -83,12 +82,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -120,12 +118,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index 3b8d98147f87a684cc2f72ed906e031cc6a2237f..6d4d2b6e705994e7ae480d09718e9eb21e24e78f 100755 (executable)
@@ -5,10 +5,10 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Feb  1 2009 00:35:14
-M5 revision ddc342563140 5849 default qtip upconfaultstats.patch tip qbase
-M5 started Feb  1 2009 01:51:40
-M5 executing on fajita
+M5 compiled Feb 16 2009 00:19:15
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 01:11:36
+M5 executing on zizzer
 command line: build/X86_SE/m5.fast -d build/X86_SE/tests/fast/long/20.parser/x86/linux/simple-timing -re tests/run.py long/20.parser/x86/linux/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
index c473a64238a9465ab7e24c1238c187874a04833c..923ce59515bd316df0d9d3f91eda0e3c73638d58 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 856633                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 207060                       # Number of bytes of host memory used
-host_seconds                                  1745.77                       # Real time elapsed on the host
-host_tick_rate                             1369809690                       # Simulator tick rate (ticks/s)
+host_inst_rate                                1421036                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 208620                       # Number of bytes of host memory used
+host_seconds                                  1052.39                       # Real time elapsed on the host
+host_tick_rate                             2272325062                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                  1495482356                       # Number of instructions simulated
 sim_seconds                                  2.391370                       # Number of seconds simulated
@@ -64,15 +64,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.005988                       # ms
 system.cpu.dcache.overall_mshr_misses         3192961                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                2513875                       # number of replacements
 system.cpu.dcache.sampled_refs                2517971                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -126,15 +117,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.000002                       # ms
 system.cpu.icache.overall_mshr_misses            2813                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                   1253                       # number of replacements
 system.cpu.icache.sampled_refs                   2813                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -209,15 +191,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.480279                       # m
 system.cpu.l2cache.overall_mshr_misses        1210680                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                663512                       # number of replacements
 system.cpu.l2cache.sampled_refs                679920                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index 206ca6cd4df7030aa761fc08f2b1b5c455f24e35..253ff43700f4875cf4a921090033e1424dda927a 100644 (file)
@@ -22,6 +22,7 @@ SSITSize=1024
 activity=0
 backComSize=5
 cachePorts=200
+checker=Null
 choiceCtrBits=2
 choicePredictorSize=8192
 clock=500
@@ -36,6 +37,8 @@ decodeToRenameDelay=1
 decodeWidth=8
 defer_registration=false
 dispatchWidth=8
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 fetchToDecodeDelay=1
 fetchTrapLatency=1
@@ -107,12 +110,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -281,12 +283,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -318,12 +319,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index 19732539d80f3fa30560cb61b4d2bd7d5f0600ed..f7b481bbeb06df01083e8a4b267a45df5eec220e 100755 (executable)
@@ -1,11 +1,10 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/d946bea6
 getting pixel output filename pixels_out.cook
 opening control file chair.control.cook
 opening camera file chair.camera
 opening surfaces file chair.surfaces
 reading data
-warn: Increasing stack size by one page.
 processing 8parts
 Grid measure is 6 by 3.0001 by 6
 cell dimension is 0.863065
index 2bc3bdeedd604c9498f73dcb52603f7d67ea95da..e8a891c227fc5d0e3f018a2035eab39a9c0d13d9 100755 (executable)
@@ -5,13 +5,14 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:21:46
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:27:51
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/30.eon/alpha/tru64/o3-timing -re --stdout-file stdout --stderr-file stderr tests/run.py long/30.eon/alpha/tru64/o3-timing
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/30.eon/alpha/tru64/o3-timing -re tests/run.py long/30.eon/alpha/tru64/o3-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
 Eon, Version 1.1
+info: Increasing stack size by one page.
 OO-style eon Time= 0.133333
index 704dd86aa00bcb4b16f106245a674c6f3d6715ad..cbcabf35c0100c992a8a9fccdd23918508d87a8b 100644 (file)
@@ -8,10 +8,10 @@ global.BPredUnit.condIncorrect                5781170                       # Nu
 global.BPredUnit.condPredicted               35418150                       # Number of conditional branches predicted
 global.BPredUnit.lookups                     62209737                       # Number of BP lookups
 global.BPredUnit.usedRAS                     12344504                       # Number of times the RAS was used to get a target.
-host_inst_rate                                 151728                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 209656                       # Number of bytes of host memory used
-host_seconds                                  2475.31                       # Real time elapsed on the host
-host_tick_rate                               54537175                       # Simulator tick rate (ticks/s)
+host_inst_rate                                 183215                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 211568                       # Number of bytes of host memory used
+host_seconds                                  2049.91                       # Real time elapsed on the host
+host_tick_rate                               65854919                       # Simulator tick rate (ticks/s)
 memdepunit.memDep.conflictingLoads           73961217                       # Number of conflicting loads.
 memdepunit.memDep.conflictingStores          54131405                       # Number of conflicting stores.
 memdepunit.memDep.insertedLoads             124841223                       # Number of loads inserted to the mem dependence unit.
@@ -111,15 +111,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.000025                       # ms
 system.cpu.dcache.overall_mshr_misses            4293                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                    782                       # number of replacements
 system.cpu.dcache.sampled_refs                   4177                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -220,15 +211,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.000061                       # ms
 system.cpu.icache.overall_mshr_misses            3896                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                   1975                       # number of replacements
 system.cpu.icache.sampled_refs                   3896                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -409,15 +391,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.918865                       # m
 system.cpu.l2cache.overall_mshr_misses           7418                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                    14                       # number of replacements
 system.cpu.l2cache.sampled_refs                  4676                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index db2c600eefa22ebfc788614b08b5ff12ebc0cde1..b219ea49a48a52501436036cf10bd37e92f04409 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=AtomicSimpleCPU
 children=dtb itb tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
index 19732539d80f3fa30560cb61b4d2bd7d5f0600ed..f7b481bbeb06df01083e8a4b267a45df5eec220e 100755 (executable)
@@ -1,11 +1,10 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/d946bea6
 getting pixel output filename pixels_out.cook
 opening control file chair.control.cook
 opening camera file chair.camera
 opening surfaces file chair.surfaces
 reading data
-warn: Increasing stack size by one page.
 processing 8parts
 Grid measure is 6 by 3.0001 by 6
 cell dimension is 0.863065
index bb141923e5a7b4c0afdf4408f8df1bbd730b1fdf..320d9365d47da1f2137ec31cb1fc9581bcae6932 100755 (executable)
@@ -5,13 +5,14 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:26:02
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:27:51
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/30.eon/alpha/tru64/simple-atomic -re --stdout-file stdout --stderr-file stderr tests/run.py long/30.eon/alpha/tru64/simple-atomic
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/30.eon/alpha/tru64/simple-atomic -re tests/run.py long/30.eon/alpha/tru64/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
 Eon, Version 1.1
+info: Increasing stack size by one page.
 OO-style eon Time= 0.183333
index 520bb514facbd1a92df4b2dc9813683174d45652..f57fc81706d12945faea0a796c0cbcf363c1ec38 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                3407773                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 201328                       # Number of bytes of host memory used
-host_seconds                                   116.99                       # Real time elapsed on the host
-host_tick_rate                             1703884563                       # Simulator tick rate (ticks/s)
+host_inst_rate                                3515833                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 203260                       # Number of bytes of host memory used
+host_seconds                                   113.39                       # Real time elapsed on the host
+host_tick_rate                             1757913715                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                   398664595                       # Number of instructions simulated
 sim_seconds                                  0.199332                       # Number of seconds simulated
index 5e43f33561b1c0172e20d6af187ef3a5d0d97861..86203bb88d1344eb094d134dd493174024c9a322 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache itb l2cache toL2Bus tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -43,12 +46,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -80,12 +82,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -117,12 +118,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index 19732539d80f3fa30560cb61b4d2bd7d5f0600ed..f7b481bbeb06df01083e8a4b267a45df5eec220e 100755 (executable)
@@ -1,11 +1,10 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/d946bea6
 getting pixel output filename pixels_out.cook
 opening control file chair.control.cook
 opening camera file chair.camera
 opening surfaces file chair.surfaces
 reading data
-warn: Increasing stack size by one page.
 processing 8parts
 Grid measure is 6 by 3.0001 by 6
 cell dimension is 0.863065
index c8c05bf7dd5e3566986564522a09c7f7adf12e97..3eda1fae9ac91938d51a800e6ff5841e178d971f 100755 (executable)
@@ -5,13 +5,14 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:22:18
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:27:52
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/30.eon/alpha/tru64/simple-timing -re --stdout-file stdout --stderr-file stderr tests/run.py long/30.eon/alpha/tru64/simple-timing
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/30.eon/alpha/tru64/simple-timing -re tests/run.py long/30.eon/alpha/tru64/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
 Eon, Version 1.1
+info: Increasing stack size by one page.
 OO-style eon Time= 0.566667
index 99f2593a9802c05aa64e6d6c7c37d6544ebe5fc4..56640f3eb2103f47cb2f3640c0aac3f876b6e066 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                1526276                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 208780                       # Number of bytes of host memory used
-host_seconds                                   261.20                       # Real time elapsed on the host
-host_tick_rate                             2172088412                       # Simulator tick rate (ticks/s)
+host_inst_rate                                1674592                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 210700                       # Number of bytes of host memory used
+host_seconds                                   238.07                       # Real time elapsed on the host
+host_tick_rate                             2383160323                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                   398664609                       # Number of instructions simulated
 sim_seconds                                  0.567352                       # Number of seconds simulated
@@ -64,15 +64,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.000025                       # ms
 system.cpu.dcache.overall_mshr_misses            4264                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                    764                       # number of replacements
 system.cpu.dcache.sampled_refs                   4152                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -138,15 +129,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.000009                       # ms
 system.cpu.icache.overall_mshr_misses            3673                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                   1769                       # number of replacements
 system.cpu.icache.sampled_refs                   3673                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -225,15 +207,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.925240                       # m
 system.cpu.l2cache.overall_mshr_misses           7240                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                    15                       # number of replacements
 system.cpu.l2cache.sampled_refs                  4491                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index d474486219761944ec70e9ebd1ab1be91c878bb9..2eb72fecc9d0dbfb7b3fff0a079e45ffef5f2dbc 100644 (file)
@@ -22,6 +22,7 @@ SSITSize=1024
 activity=0
 backComSize=5
 cachePorts=200
+checker=Null
 choiceCtrBits=2
 choicePredictorSize=8192
 clock=500
@@ -36,6 +37,8 @@ decodeToRenameDelay=1
 decodeWidth=8
 defer_registration=false
 dispatchWidth=8
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 fetchToDecodeDelay=1
 fetchTrapLatency=1
@@ -107,12 +110,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -281,12 +283,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -318,12 +319,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index ac5607abe87685dbc208a795c12fe3770114f7fe..01b34fd921788eaa2b8db979472e64777ba9772d 100755 (executable)
@@ -1,4 +1,4 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: ignoring syscall sigprocmask(1, 0, ...)
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/5c5b547f
index 7f7e7a8697f97c6525914e1007283cc4fdb08769..8803cb82c34625e58f7e6a2512c9339150434c76 100755 (executable)
@@ -5,14 +5,15 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:21:45
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:27:51
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/o3-timing -re --stdout-file stdout --stderr-file stderr tests/run.py long/40.perlbmk/alpha/tru64/o3-timing
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/o3-timing -re tests/run.py long/40.perlbmk/alpha/tru64/o3-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
+info: Increasing stack size by one page.
 1375000: 2038431008
 1374000: 3487365506
 1373000: 4184770123
index 2e0ae67991f52198d250d79b39922affde5cf44f..6ff850ff758e2d3c4c81397a13fca480a27edf98 100644 (file)
@@ -8,10 +8,10 @@ global.BPredUnit.condIncorrect               29107758                       # Nu
 global.BPredUnit.condPredicted              233918302                       # Number of conditional branches predicted
 global.BPredUnit.lookups                    349424731                       # Number of BP lookups
 global.BPredUnit.usedRAS                     49888256                       # Number of times the RAS was used to get a target.
-host_inst_rate                                 157306                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 209560                       # Number of bytes of host memory used
-host_seconds                                 11589.17                       # Real time elapsed on the host
-host_tick_rate                               60846406                       # Simulator tick rate (ticks/s)
+host_inst_rate                                 217689                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 211464                       # Number of bytes of host memory used
+host_seconds                                  8374.52                       # Real time elapsed on the host
+host_tick_rate                               84202937                       # Simulator tick rate (ticks/s)
 memdepunit.memDep.conflictingLoads          118847053                       # Number of conflicting loads.
 memdepunit.memDep.conflictingStores          21034746                       # Number of conflicting stores.
 memdepunit.memDep.insertedLoads             655954745                       # Number of loads inserted to the mem dependence unit.
@@ -111,15 +111,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.002268                       # ms
 system.cpu.dcache.overall_mshr_misses         1534074                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                1526847                       # number of replacements
 system.cpu.dcache.sampled_refs                1530943                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -220,15 +211,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.000028                       # ms
 system.cpu.icache.overall_mshr_misses            9768                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                   8097                       # number of replacements
 system.cpu.icache.sampled_refs                   9768                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -409,15 +391,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.981220                       # m
 system.cpu.l2cache.overall_mshr_misses        1511777                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements               1474251                       # number of replacements
 system.cpu.l2cache.sampled_refs               1506809                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index b0197888142781ba2f58615c2262c64a3f1bc003..4863763a5946c84dc4813769c8e369ef2d03f29b 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=AtomicSimpleCPU
 children=dtb itb tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
index ac5607abe87685dbc208a795c12fe3770114f7fe..01b34fd921788eaa2b8db979472e64777ba9772d 100755 (executable)
@@ -1,4 +1,4 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: ignoring syscall sigprocmask(1, 0, ...)
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/5c5b547f
index 30786b895b1176341160de4c8308377b9aff70ae..3e0584ae3698ef1c49dd1c6a83cd1ec638fe8af7 100755 (executable)
@@ -5,14 +5,15 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:26:39
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:27:51
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/simple-atomic -re --stdout-file stdout --stderr-file stderr tests/run.py long/40.perlbmk/alpha/tru64/simple-atomic
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/simple-atomic -re tests/run.py long/40.perlbmk/alpha/tru64/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
+info: Increasing stack size by one page.
 1375000: 2038431008
 1374000: 3487365506
 1373000: 4184770123
index 028814426c5e2041788dd7e1677d7b60098f1012..a2839e9d469d8cdef3ba96a1a90b2634872d52b3 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                3237524                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 200500                       # Number of bytes of host memory used
-host_seconds                                   620.53                       # Real time elapsed on the host
-host_tick_rate                             1619110797                       # Simulator tick rate (ticks/s)
+host_inst_rate                                3467416                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 202428                       # Number of bytes of host memory used
+host_seconds                                   579.39                       # Real time elapsed on the host
+host_tick_rate                             1734081372                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                  2008987605                       # Number of instructions simulated
 sim_seconds                                  1.004711                       # Number of seconds simulated
index fb670395d0a1fe890874dc6644bdab8e9a7c3819..a7ffe8cab85052ce977d5ec7a14a53be446d0830 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache itb l2cache toL2Bus tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -43,12 +46,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -80,12 +82,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -117,12 +118,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index ac5607abe87685dbc208a795c12fe3770114f7fe..01b34fd921788eaa2b8db979472e64777ba9772d 100755 (executable)
@@ -1,4 +1,4 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: ignoring syscall sigprocmask(1, 0, ...)
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/5c5b547f
index 5e421444e189dd91d462a2f15a0e4f1d99e1d8de..bfb6dafd6c3c62cdb94ec5450d34a1c1613af910 100755 (executable)
@@ -5,14 +5,15 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:21:44
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:29:29
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/simple-timing -re --stdout-file stdout --stderr-file stderr tests/run.py long/40.perlbmk/alpha/tru64/simple-timing
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/simple-timing -re tests/run.py long/40.perlbmk/alpha/tru64/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
+info: Increasing stack size by one page.
 1375000: 2038431008
 1374000: 3487365506
 1373000: 4184770123
index c24e3b046039b1ae44cbc42e8b23cb9f25f981fe..87861b45457f0d8eeec50b50a248041d96655f0d 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                1407375                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 207960                       # Number of bytes of host memory used
-host_seconds                                  1427.47                       # Real time elapsed on the host
-host_tick_rate                             1971983298                       # Simulator tick rate (ticks/s)
+host_inst_rate                                2199489                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 209876                       # Number of bytes of host memory used
+host_seconds                                   913.39                       # Real time elapsed on the host
+host_tick_rate                             3081877276                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                  2008987605                       # Number of instructions simulated
 sim_seconds                                  2.814951                       # Number of seconds simulated
@@ -64,15 +64,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.002124                       # ms
 system.cpu.dcache.overall_mshr_misses         1532979                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                1526048                       # number of replacements
 system.cpu.dcache.sampled_refs                1530144                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -138,15 +129,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.000005                       # ms
 system.cpu.icache.overall_mshr_misses           10596                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                   9046                       # number of replacements
 system.cpu.icache.sampled_refs                  10596                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -225,15 +207,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.980970                       # m
 system.cpu.l2cache.overall_mshr_misses        1511420                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements               1473608                       # number of replacements
 system.cpu.l2cache.sampled_refs               1506166                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index 2cf1e1f30e9b0bfd8cd8398dc8944ff8ac3347fa..2927f396f45211f20427fd73f10f083c1397a39f 100644 (file)
@@ -22,6 +22,7 @@ SSITSize=1024
 activity=0
 backComSize=5
 cachePorts=200
+checker=Null
 choiceCtrBits=2
 choicePredictorSize=8192
 clock=500
@@ -36,6 +37,8 @@ decodeToRenameDelay=1
 decodeWidth=8
 defer_registration=false
 dispatchWidth=8
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 fetchToDecodeDelay=1
 fetchTrapLatency=1
@@ -107,12 +110,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -281,12 +283,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -318,12 +319,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index cd7a7fb23958cdc0a88e97f1f19bb83bec9731b0..b2d79346c304c5e99708285b408cbd3bf51fd9d8 100755 (executable)
@@ -1,2 +1,2 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/d946bea6
index 305b9e178fd1c40d1dee8653d512e17854c5fd72..830b96073a239012ef339d929a7db62633751119 100755 (executable)
@@ -5,11 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:27:20
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:29:46
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/50.vortex/alpha/tru64/o3-timing -re --stdout-file stdout --stderr-file stderr tests/run.py long/50.vortex/alpha/tru64/o3-timing
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/50.vortex/alpha/tru64/o3-timing -re tests/run.py long/50.vortex/alpha/tru64/o3-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
index 36c3049e3dde875c1976f6524c1141813c7603ef..ea0c054705aefe09aa368dbfd3bb9fefd235755a 100644 (file)
@@ -8,10 +8,10 @@ global.BPredUnit.condIncorrect                 452707                       # Nu
 global.BPredUnit.condPredicted               10551565                       # Number of conditional branches predicted
 global.BPredUnit.lookups                     16249463                       # Number of BP lookups
 global.BPredUnit.usedRAS                      1941929                       # Number of times the RAS was used to get a target.
-host_inst_rate                                 155507                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 212996                       # Number of bytes of host memory used
-host_seconds                                   511.82                       # Real time elapsed on the host
-host_tick_rate                               53016132                       # Simulator tick rate (ticks/s)
+host_inst_rate                                 207814                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 214944                       # Number of bytes of host memory used
+host_seconds                                   382.99                       # Real time elapsed on the host
+host_tick_rate                               70849023                       # Simulator tick rate (ticks/s)
 memdepunit.memDep.conflictingLoads           12835812                       # Number of conflicting loads.
 memdepunit.memDep.conflictingStores          11558188                       # Number of conflicting stores.
 memdepunit.memDep.insertedLoads              23001213                       # Number of loads inserted to the mem dependence unit.
@@ -111,15 +111,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.006031                       # ms
 system.cpu.dcache.overall_mshr_misses          211325                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                 200933                       # number of replacements
 system.cpu.dcache.sampled_refs                 205029                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -220,15 +211,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.006420                       # ms
 system.cpu.icache.overall_mshr_misses           85936                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                  83888                       # number of replacements
 system.cpu.icache.sampled_refs                  85935                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -409,15 +391,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.646370                       # m
 system.cpu.l2cache.overall_mshr_misses         188071                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                148779                       # number of replacements
 system.cpu.l2cache.sampled_refs                173998                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index 3d82ef611dea6740f18a93d66693fd85a7705bef..5a410e8c9a4a47e6633380d8c027f3b46bfdd727 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=AtomicSimpleCPU
 children=dtb itb tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
index cd7a7fb23958cdc0a88e97f1f19bb83bec9731b0..b2d79346c304c5e99708285b408cbd3bf51fd9d8 100755 (executable)
@@ -1,2 +1,2 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/d946bea6
index f78544a3c73f036cb72d148341c2de82b1d29dd9..7f58d408c8255768c6a3c9d38f9d5f7cb3f2bbfd 100755 (executable)
@@ -5,11 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:24:43
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:31:50
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/50.vortex/alpha/tru64/simple-atomic -re --stdout-file stdout --stderr-file stderr tests/run.py long/50.vortex/alpha/tru64/simple-atomic
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/50.vortex/alpha/tru64/simple-atomic -re tests/run.py long/50.vortex/alpha/tru64/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
index 7b2d6e4f7e5fed16411eb16358b9d40cb3c04d8f..3b23e3386bf4947c0c3b259e21d9bb2830304437 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                3156054                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 203904                       # Number of bytes of host memory used
-host_seconds                                    27.99                       # Real time elapsed on the host
-host_tick_rate                             1579824710                       # Simulator tick rate (ticks/s)
+host_inst_rate                                5386925                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 205832                       # Number of bytes of host memory used
+host_seconds                                    16.40                       # Real time elapsed on the host
+host_tick_rate                             2696520513                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                    88340673                       # Number of instructions simulated
 sim_seconds                                  0.044221                       # Number of seconds simulated
index 7718ab128aec7c9a46717b38fb18d24a9a9d8ba3..74756cd760a6418f3a23a930fe24c5dc98d46de6 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache itb l2cache toL2Bus tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -43,12 +46,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -80,12 +82,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -117,12 +118,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index cd7a7fb23958cdc0a88e97f1f19bb83bec9731b0..b2d79346c304c5e99708285b408cbd3bf51fd9d8 100755 (executable)
@@ -1,2 +1,2 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/d946bea6
index 7c7d8426c9132d4b73b0aa9341cb27f37392aa5c..9806a0cddb66fa53515398590328fd845994b9f0 100755 (executable)
@@ -5,11 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:28:00
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:32:07
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/50.vortex/alpha/tru64/simple-timing -re --stdout-file stdout --stderr-file stderr tests/run.py long/50.vortex/alpha/tru64/simple-timing
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/50.vortex/alpha/tru64/simple-timing -re tests/run.py long/50.vortex/alpha/tru64/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
index 4078e993ed00cb6a62ed84cde63ccb8cf7435b75..66817a60355a351a72d65fcf2fd8f8b96c567134 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                1655989                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 211348                       # Number of bytes of host memory used
-host_seconds                                    53.35                       # Real time elapsed on the host
-host_tick_rate                             2533794438                       # Simulator tick rate (ticks/s)
+host_inst_rate                                2514121                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 213276                       # Number of bytes of host memory used
+host_seconds                                    35.14                       # Real time elapsed on the host
+host_tick_rate                             3846798027                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                    88340673                       # Number of instructions simulated
 sim_seconds                                  0.135169                       # Number of seconds simulated
@@ -64,15 +64,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.006035                       # ms
 system.cpu.dcache.overall_mshr_misses          210559                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                 200248                       # number of replacements
 system.cpu.dcache.sampled_refs                 204344                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -138,15 +129,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.000864                       # ms
 system.cpu.icache.overall_mshr_misses           76436                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                  74391                       # number of replacements
 system.cpu.icache.sampled_refs                  76436                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -225,15 +207,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.665557                       # m
 system.cpu.l2cache.overall_mshr_misses         186875                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                147561                       # number of replacements
 system.cpu.l2cache.sampled_refs                172766                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index ce467d49184d9098a98fdf415451688b27284914..5b764e1f07923228cee171325fad0efde41a05f9 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=AtomicSimpleCPU
 children=dtb itb tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
index 06afeeef2b3c96e90387d775d8c6473ba91889b7..b33f4f1d57ef39d803c72c935fe78059773045ac 100755 (executable)
 warn: Sockets disabled, not accepting gdb connections
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: ignoring syscall time(4026527848, 4026528248, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527400, 1375098, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527312, 1, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527048, 413, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527048, 414, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527288, 4026527688, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526840, 1375098, ...)
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527048, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527048, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526960, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527040, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527000, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526984, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526984, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526872, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526312, 19045, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526832, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526872, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526872, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526848, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526840, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526872, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526856, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526848, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526936, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527008, 4026527408, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526560, 1375098, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527184, 18732, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526632, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526736, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527320, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527744, 225, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527048, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526856, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526872, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527096, 4026527496, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526648, 1375098, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526824, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527320, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527184, 1879089152, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 1595768, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526912, 17300, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526912, 19045, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526912, 19045, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526912, 17300, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026525968, 20500, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026525968, 4026526436, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526056, 7004192, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527512, 4, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026525760, 0, ...)
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/5c5b547f
+hack: be nice to actually delete the event here
index b0eadd5ad7d598391815b60f906fa675c6a55c76..95b7d967f79e7c65241905e25ca8467342ae5c78 100755 (executable)
@@ -5,12 +5,12 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Nov  5 2008 22:40:47
-M5 revision 5719:c9056088f1516d097f7e73673f990175ad238d69
-M5 commit date Wed Nov 05 16:19:17 2008 -0500
-M5 started Nov  5 2008 22:55:47
+M5 compiled Feb 16 2009 00:17:12
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:53:28
 M5 executing on zizzer
-command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/long/50.vortex/sparc/linux/simple-atomic -re --stdout-file stdout --stderr-file stderr tests/run.py long/50.vortex/sparc/linux/simple-atomic
+command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/long/50.vortex/sparc/linux/simple-atomic -re tests/run.py long/50.vortex/sparc/linux/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
 Exiting @ tick 68148678500 because target called exit()
index 25cbdfb32856d0c3402d4343b3b4cfc0295f9b7f..be8f1d3201b84a6d13f1ae756e6ed4f4e2d5eae7 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                2431097                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 204768                       # Number of bytes of host memory used
-host_seconds                                    56.00                       # Real time elapsed on the host
-host_tick_rate                             1216955986                       # Simulator tick rate (ticks/s)
+host_inst_rate                                3821272                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 206688                       # Number of bytes of host memory used
+host_seconds                                    35.63                       # Real time elapsed on the host
+host_tick_rate                             1912846403                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                   136139203                       # Number of instructions simulated
 sim_seconds                                  0.068149                       # Number of seconds simulated
index 1868a281cf5900aaf95ae786ae0d93a589a72672..4e4bcb117f2d266f201543674a3576a6ae9e55a5 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache itb l2cache toL2Bus tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -43,12 +46,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -80,12 +82,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -117,12 +118,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index 06afeeef2b3c96e90387d775d8c6473ba91889b7..b33f4f1d57ef39d803c72c935fe78059773045ac 100755 (executable)
 warn: Sockets disabled, not accepting gdb connections
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: ignoring syscall time(4026527848, 4026528248, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527400, 1375098, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527312, 1, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527048, 413, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527048, 414, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527288, 4026527688, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526840, 1375098, ...)
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527048, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527048, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526960, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527040, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527000, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526984, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526984, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526872, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526312, 19045, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526832, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526872, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526872, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526848, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526840, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526872, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526856, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526848, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526936, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527008, 4026527408, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526560, 1375098, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527184, 18732, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526632, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526736, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527320, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527744, 225, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527048, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526856, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526872, 409, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527096, 4026527496, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526648, 1375098, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526824, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527320, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527184, 1879089152, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall times(4026527728, 246, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 1595768, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526912, 17300, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526912, 19045, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527472, 0, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526912, 19045, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526912, 17300, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026525968, 20500, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026525968, 4026526436, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026526056, 7004192, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026527512, 4, ...)
+For more information see: http://www.m5sim.org/warn/5c5b547f
 warn: ignoring syscall time(4026525760, 0, ...)
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/5c5b547f
+hack: be nice to actually delete the event here
index 2b1927ccc706e8e428006d1143585691d4da939f..22ae999501678d92b0557015fd76a580edb59d38 100755 (executable)
@@ -5,12 +5,12 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Nov  5 2008 22:40:47
-M5 revision 5719:c9056088f1516d097f7e73673f990175ad238d69
-M5 commit date Wed Nov 05 16:19:17 2008 -0500
-M5 started Nov  5 2008 22:43:57
+M5 compiled Feb 16 2009 00:17:12
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:54:04
 M5 executing on zizzer
-command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/long/50.vortex/sparc/linux/simple-timing -re --stdout-file stdout --stderr-file stderr tests/run.py long/50.vortex/sparc/linux/simple-timing
+command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/long/50.vortex/sparc/linux/simple-timing -re tests/run.py long/50.vortex/sparc/linux/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
 Exiting @ tick 205116920000 because target called exit()
index 9b35ba57970938c1d99b70be6fb43280d6cc7caa..0cca434c39d8acf7c0466c742a567ad19edde0e6 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                1344201                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 212228                       # Number of bytes of host memory used
-host_seconds                                   101.28                       # Real time elapsed on the host
-host_tick_rate                             2025263348                       # Simulator tick rate (ticks/s)
+host_inst_rate                                1934138                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 214132                       # Number of bytes of host memory used
+host_seconds                                    70.39                       # Real time elapsed on the host
+host_tick_rate                             2914099932                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                   136139203                       # Number of instructions simulated
 sim_seconds                                  0.205117                       # Number of seconds simulated
@@ -74,15 +74,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.002666                       # ms
 system.cpu.dcache.overall_mshr_misses          154904                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                 146582                       # number of replacements
 system.cpu.dcache.sampled_refs                 150678                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -136,15 +127,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.001372                       # ms
 system.cpu.icache.overall_mshr_misses          187024                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                 184976                       # number of replacements
 system.cpu.icache.sampled_refs                 187024                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -219,15 +201,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.429151                       # m
 system.cpu.l2cache.overall_mshr_misses         144925                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                120486                       # number of replacements
 system.cpu.l2cache.sampled_refs                139196                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index 7cd689e97cd0cee611700be319595b82aa0914df..7014f96081f1ac5716e9a40fd570fdcaf19408e4 100644 (file)
@@ -22,6 +22,7 @@ SSITSize=1024
 activity=0
 backComSize=5
 cachePorts=200
+checker=Null
 choiceCtrBits=2
 choicePredictorSize=8192
 clock=500
@@ -36,6 +37,8 @@ decodeToRenameDelay=1
 decodeWidth=8
 defer_registration=false
 dispatchWidth=8
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 fetchToDecodeDelay=1
 fetchTrapLatency=1
@@ -107,12 +110,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -281,12 +283,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -318,12 +319,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index fd3c8e17c0c85341bcde7b9606e232f0360063ba..b2d79346c304c5e99708285b408cbd3bf51fd9d8 100755 (executable)
@@ -1,3 +1,2 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/d946bea6
index 46c21a73341e41cadb8d54a7b0366d9a1b0d0588..75ae695aae49890c750c32696baa0386d3a84ba8 100755 (executable)
@@ -5,14 +5,15 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:21:46
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:32:43
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/60.bzip2/alpha/tru64/o3-timing -re --stdout-file stdout --stderr-file stderr tests/run.py long/60.bzip2/alpha/tru64/o3-timing
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/60.bzip2/alpha/tru64/o3-timing -re tests/run.py long/60.bzip2/alpha/tru64/o3-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
+info: Increasing stack size by one page.
 spec_init
 Loading Input Data
 Input data 1048576 bytes in length
index 2cba4195f6d971c0a1caf37f697811432c6468d3..d59f4f0e0ca2136e1f89885d9a16fdba1bfd0874 100644 (file)
@@ -8,10 +8,10 @@ global.BPredUnit.condIncorrect               19647325                       # Nu
 global.BPredUnit.condPredicted              266741494                       # Number of conditional branches predicted
 global.BPredUnit.lookups                    345502589                       # Number of BP lookups
 global.BPredUnit.usedRAS                     23750300                       # Number of times the RAS was used to get a target.
-host_inst_rate                                 178472                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 202004                       # Number of bytes of host memory used
-host_seconds                                  9727.25                       # Real time elapsed on the host
-host_tick_rate                               76312348                       # Simulator tick rate (ticks/s)
+host_inst_rate                                 166211                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 203924                       # Number of bytes of host memory used
+host_seconds                                 10444.84                       # Real time elapsed on the host
+host_tick_rate                               71069469                       # Simulator tick rate (ticks/s)
 memdepunit.memDep.conflictingLoads          127392983                       # Number of conflicting loads.
 memdepunit.memDep.conflictingStores          67515291                       # Number of conflicting stores.
 memdepunit.memDep.insertedLoads             621608435                       # Number of loads inserted to the mem dependence unit.
@@ -119,15 +119,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.013924                       # ms
 system.cpu.dcache.overall_mshr_misses         9523666                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                9155775                       # number of replacements
 system.cpu.dcache.sampled_refs                9159871                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -228,15 +219,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.000003                       # ms
 system.cpu.icache.overall_mshr_misses             902                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                      1                       # number of replacements
 system.cpu.icache.sampled_refs                    902                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -417,15 +399,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.411900                       # m
 system.cpu.l2cache.overall_mshr_misses        3773319                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements               2759426                       # number of replacements
 system.cpu.l2cache.sampled_refs               2784020                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index 28bab6a3aefda20fb4a24abeb8ca90577906fd7f..0a457f5455dfbfc91098c509428ef31875ee31ce 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=AtomicSimpleCPU
 children=dtb itb tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
index fd3c8e17c0c85341bcde7b9606e232f0360063ba..b2d79346c304c5e99708285b408cbd3bf51fd9d8 100755 (executable)
@@ -1,3 +1,2 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/d946bea6
index 6c0c37f87ca5b6ee532bc248e00d8a1b2b5d8bb1..6942bb9c6ae2ad07ce7f2b1a76f45d3ac9801c3a 100755 (executable)
@@ -5,14 +5,15 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:21:45
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:32:58
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/60.bzip2/alpha/tru64/simple-atomic -re --stdout-file stdout --stderr-file stderr tests/run.py long/60.bzip2/alpha/tru64/simple-atomic
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/60.bzip2/alpha/tru64/simple-atomic -re tests/run.py long/60.bzip2/alpha/tru64/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
+info: Increasing stack size by one page.
 spec_init
 Loading Input Data
 Input data 1048576 bytes in length
index a74bbb7e585b9e36f88d35a9c10bf2e60ac60d22..8b9cdfecf829f8ac57b61d24f85927af34e0f112 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                3337847                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 193672                       # Number of bytes of host memory used
-host_seconds                                   545.20                       # Real time elapsed on the host
-host_tick_rate                             1674974438                       # Simulator tick rate (ticks/s)
+host_inst_rate                                3629734                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 195600                       # Number of bytes of host memory used
+host_seconds                                   501.35                       # Real time elapsed on the host
+host_tick_rate                             1821446907                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                  1819780127                       # Number of instructions simulated
 sim_seconds                                  0.913189                       # Number of seconds simulated
index 896ad9c0555036dfaedeb343d9a5c9b3ffc8ff32..c29e7b8cc2a60f52be1684164c094d83ae1a7e01 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache itb l2cache toL2Bus tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -43,12 +46,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -80,12 +82,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -117,12 +118,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index fd3c8e17c0c85341bcde7b9606e232f0360063ba..b2d79346c304c5e99708285b408cbd3bf51fd9d8 100755 (executable)
@@ -1,3 +1,2 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/d946bea6
index 15467090e35e7b0024b7df5fd7516a26fca4baec..2a7a491ad94da48efe4d8dc7fc8a85af76566c24 100755 (executable)
@@ -5,14 +5,15 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:21:45
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:36:09
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/60.bzip2/alpha/tru64/simple-timing -re --stdout-file stdout --stderr-file stderr tests/run.py long/60.bzip2/alpha/tru64/simple-timing
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/60.bzip2/alpha/tru64/simple-timing -re tests/run.py long/60.bzip2/alpha/tru64/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
+info: Increasing stack size by one page.
 spec_init
 Loading Input Data
 Input data 1048576 bytes in length
index 027e535485afc5ae009f37dc0e6360ed032edf59..b4009b3e6257607dc09bf635736a3fa60330af20 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                1294592                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 201124                       # Number of bytes of host memory used
-host_seconds                                  1405.68                       # Real time elapsed on the host
-host_tick_rate                             1940692275                       # Simulator tick rate (ticks/s)
+host_inst_rate                                2148631                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 203048                       # Number of bytes of host memory used
+host_seconds                                   846.95                       # Real time elapsed on the host
+host_tick_rate                             3220962828                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                  1819780127                       # Number of instructions simulated
 sim_seconds                                  2.727991                       # Number of seconds simulated
@@ -64,15 +64,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.015645                       # ms
 system.cpu.dcache.overall_mshr_misses         9470216                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                9107638                       # number of replacements
 system.cpu.dcache.sampled_refs                9111734                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -138,15 +129,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.000000                       # ms
 system.cpu.icache.overall_mshr_misses             802                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                      1                       # number of replacements
 system.cpu.icache.sampled_refs                    802                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -225,15 +207,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.413111                       # m
 system.cpu.l2cache.overall_mshr_misses        3764493                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements               2751986                       # number of replacements
 system.cpu.l2cache.sampled_refs               2776586                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index 13ff2455f3db2ceb71d4a4c547819e94d7780978..5ffe1d191fc89972bac7393c9ff771bf6ba18b2f 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=AtomicSimpleCPU
 children=dtb itb tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -49,7 +52,7 @@ type=ExeTracer
 [system.cpu.workload]
 type=LiveProcess
 cmd=bzip2 input.source 1
-cwd=build/X86_SE/tests/opt/long/60.bzip2/x86/linux/simple-atomic
+cwd=build/X86_SE/tests/fast/long/60.bzip2/x86/linux/simple-atomic
 egid=100
 env=
 errout=cerr
index eae22fffcdfc7aeb5e8e78a5bdaeebfceb0b2ba5..94d399eab19405e0acc52d2b5dd6a0109aa74f02 100755 (executable)
@@ -1,7 +1,7 @@
 warn: Sockets disabled, not accepting gdb connections
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: instruction 'fnstcw_Mw' unimplemented
+For more information see: http://www.m5sim.org/warn/437d5238
 warn: instruction 'fldcw_Mw' unimplemented
-warn: Increasing stack size by one page.
-warn: Increasing stack size by one page.
-warn: Increasing stack size by one page.
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/437d5238
+hack: be nice to actually delete the event here
index 346eca6403e13816e16aa760952912854040c71e..2b254f0b1f408474b95db911dff69dd418898715 100755 (executable)
@@ -5,18 +5,20 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec 26 2008 18:29:56
-M5 revision 5818:e9a95a3440197489c28a655f2de72dc8e98259b9
-M5 commit date Fri Dec 26 18:25:21 2008 -0800
-M5 started Dec 26 2008 20:02:35
-M5 executing on fajita
-command line: build/X86_SE/m5.opt -d build/X86_SE/tests/opt/long/60.bzip2/x86/linux/simple-atomic -re tests/run.py long/60.bzip2/x86/linux/simple-atomic
+M5 compiled Feb 16 2009 00:19:15
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 01:15:07
+M5 executing on zizzer
+command line: build/X86_SE/m5.fast -d build/X86_SE/tests/fast/long/60.bzip2/x86/linux/simple-atomic -re tests/run.py long/60.bzip2/x86/linux/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 spec_init
 Loading Input Data
 Input data 1048576 bytes in length
 Compressing Input Data, level 7
+info: Increasing stack size by one page.
+info: Increasing stack size by one page.
+info: Increasing stack size by one page.
 Compressed data 198546 bytes in length
 Uncompressing Data
 Uncompressed data 1048576 bytes in length
index d428992bee4927d0233636e9ae82d0eb282f7874..c42805444f413ecbb83d571a40db82a19aff2782 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 896643                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 197076                       # Number of bytes of host memory used
-host_seconds                                  5189.55                       # Real time elapsed on the host
-host_tick_rate                              546326494                       # Simulator tick rate (ticks/s)
+host_inst_rate                                2107205                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 197384                       # Number of bytes of host memory used
+host_seconds                                  2208.22                       # Real time elapsed on the host
+host_tick_rate                             1283923835                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                  4653176258                       # Number of instructions simulated
 sim_seconds                                  2.835189                       # Number of seconds simulated
index 64329243b6e9a4f905fea59d16f4e72cd32b4235..4d80734e69e0f3b4a8635bd869f72df0db15db72 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache itb l2cache toL2Bus tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -43,12 +46,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -80,12 +82,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -117,12 +118,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -155,7 +155,7 @@ type=ExeTracer
 [system.cpu.workload]
 type=LiveProcess
 cmd=bzip2 input.source 1
-cwd=build/X86_SE/tests/opt/long/60.bzip2/x86/linux/simple-timing
+cwd=build/X86_SE/tests/fast/long/60.bzip2/x86/linux/simple-timing
 egid=100
 env=
 errout=cerr
index eae22fffcdfc7aeb5e8e78a5bdaeebfceb0b2ba5..94d399eab19405e0acc52d2b5dd6a0109aa74f02 100755 (executable)
@@ -1,7 +1,7 @@
 warn: Sockets disabled, not accepting gdb connections
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: instruction 'fnstcw_Mw' unimplemented
+For more information see: http://www.m5sim.org/warn/437d5238
 warn: instruction 'fldcw_Mw' unimplemented
-warn: Increasing stack size by one page.
-warn: Increasing stack size by one page.
-warn: Increasing stack size by one page.
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/437d5238
+hack: be nice to actually delete the event here
index f677c72d64e2e1d6337f046eb332059095cd4154..97a03829170c751dce27af02e49d9a309a640d53 100755 (executable)
@@ -5,18 +5,20 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec 26 2008 18:29:56
-M5 revision 5818:e9a95a3440197489c28a655f2de72dc8e98259b9
-M5 commit date Fri Dec 26 18:25:21 2008 -0800
-M5 started Dec 26 2008 18:30:11
-M5 executing on fajita
-command line: build/X86_SE/m5.opt -d build/X86_SE/tests/opt/long/60.bzip2/x86/linux/simple-timing -re tests/run.py long/60.bzip2/x86/linux/simple-timing
+M5 compiled Feb 16 2009 00:19:15
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 01:16:41
+M5 executing on zizzer
+command line: build/X86_SE/m5.fast -d build/X86_SE/tests/fast/long/60.bzip2/x86/linux/simple-timing -re tests/run.py long/60.bzip2/x86/linux/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 spec_init
 Loading Input Data
 Input data 1048576 bytes in length
 Compressing Input Data, level 7
+info: Increasing stack size by one page.
+info: Increasing stack size by one page.
+info: Increasing stack size by one page.
 Compressed data 198546 bytes in length
 Uncompressing Data
 Uncompressed data 1048576 bytes in length
index 6bbf1280e0682315d5709475d3b287f1de0a22df..429f68d1bdf8e28caf54c9b6e71ec329048b8301 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 483951                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 204540                       # Number of bytes of host memory used
-host_seconds                                  9614.98                       # Real time elapsed on the host
-host_tick_rate                              795135330                       # Simulator tick rate (ticks/s)
+host_inst_rate                                1048991                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 204820                       # Number of bytes of host memory used
+host_seconds                                  4435.86                       # Real time elapsed on the host
+host_tick_rate                             1723500836                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                  4653176258                       # Number of instructions simulated
 sim_seconds                                  7.645209                       # Number of seconds simulated
@@ -64,15 +64,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.005645                       # ms
 system.cpu.dcache.overall_mshr_misses         9470550                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                9108982                       # number of replacements
 system.cpu.dcache.sampled_refs                9113078                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -126,15 +117,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.000000                       # ms
 system.cpu.icache.overall_mshr_misses             675                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                     10                       # number of replacements
 system.cpu.icache.sampled_refs                    675                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -209,15 +191,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.415329                       # m
 system.cpu.l2cache.overall_mshr_misses        3785207                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements               2772128                       # number of replacements
 system.cpu.l2cache.sampled_refs               2798338                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index 9dd2a52cb6cce860cfd1bf213681e69f7539ddac..6fbd6e59590a10e3b541ff05e0076894fc7fb536 100644 (file)
@@ -22,6 +22,7 @@ SSITSize=1024
 activity=0
 backComSize=5
 cachePorts=200
+checker=Null
 choiceCtrBits=2
 choicePredictorSize=8192
 clock=500
@@ -36,6 +37,8 @@ decodeToRenameDelay=1
 decodeWidth=8
 defer_registration=false
 dispatchWidth=8
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 fetchToDecodeDelay=1
 fetchTrapLatency=1
@@ -107,12 +110,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -281,12 +283,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -318,12 +319,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index cd7a7fb23958cdc0a88e97f1f19bb83bec9731b0..b2d79346c304c5e99708285b408cbd3bf51fd9d8 100755 (executable)
@@ -1,2 +1,2 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/d946bea6
index 4aef79cf135d61ff63395c5833f92159ea2845a3..f827bf3c92a801e8621971d758ca25bf71ce9fc8 100755 (executable)
@@ -5,14 +5,14 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:29:52
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:37:34
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/o3-timing -re --stdout-file stdout --stderr-file stderr tests/run.py long/70.twolf/alpha/tru64/o3-timing
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/o3-timing -re tests/run.py long/70.twolf/alpha/tru64/o3-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
 
 TimberWolfSC version:v4.3a date:Mon Jan 25 18:50:36 EST 1988
 Standard Cell Placement and Global Routing Program
index bf979a6031f6f93da97240be45514413b65d5783..485a8a7d7e6cc2af288e9aa445cf654829eb7dc0 100644 (file)
@@ -8,10 +8,10 @@ global.BPredUnit.condIncorrect                1946248                       # Nu
 global.BPredUnit.condPredicted               14605230                       # Number of conditional branches predicted
 global.BPredUnit.lookups                     19468548                       # Number of BP lookups
 global.BPredUnit.usedRAS                      1719783                       # Number of times the RAS was used to get a target.
-host_inst_rate                                 123995                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 207276                       # Number of bytes of host memory used
-host_seconds                                   678.90                       # Real time elapsed on the host
-host_tick_rate                               60124800                       # Simulator tick rate (ticks/s)
+host_inst_rate                                 179748                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 209188                       # Number of bytes of host memory used
+host_seconds                                   468.32                       # Real time elapsed on the host
+host_tick_rate                               87159490                       # Simulator tick rate (ticks/s)
 memdepunit.memDep.conflictingLoads           17216078                       # Number of conflicting loads.
 memdepunit.memDep.conflictingStores           5041116                       # Number of conflicting stores.
 memdepunit.memDep.insertedLoads              33976826                       # Number of loads inserted to the mem dependence unit.
@@ -111,15 +111,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.000079                       # ms
 system.cpu.dcache.overall_mshr_misses            2357                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                    159                       # number of replacements
 system.cpu.dcache.sampled_refs                   2240                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -220,15 +211,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.000523                       # ms
 system.cpu.icache.overall_mshr_misses           10056                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                   8143                       # number of replacements
 system.cpu.icache.sampled_refs                  10056                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -409,15 +391,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.415582                       # m
 system.cpu.l2cache.overall_mshr_misses           5110                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                     0                       # number of replacements
 system.cpu.l2cache.sampled_refs                  3331                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index 035d4db65be32afe360e4e6d3a617a3e1a6dd531..5939923324ffe21897a2782a5eb0f8d04bb4d927 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=AtomicSimpleCPU
 children=dtb itb tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
index cd7a7fb23958cdc0a88e97f1f19bb83bec9731b0..b2d79346c304c5e99708285b408cbd3bf51fd9d8 100755 (executable)
@@ -1,2 +1,2 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/d946bea6
index 17a346373761c8dfd3f9570ebc4bc1416dd2fd77..d3d15e406baa632aea1ee4ce251244451b34cc0c 100755 (executable)
@@ -5,14 +5,14 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:21:45
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:41:19
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/simple-atomic -re --stdout-file stdout --stderr-file stderr tests/run.py long/70.twolf/alpha/tru64/simple-atomic
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/simple-atomic -re tests/run.py long/70.twolf/alpha/tru64/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
 
 TimberWolfSC version:v4.3a date:Mon Jan 25 18:50:36 EST 1988
 Standard Cell Placement and Global Routing Program
index fd63e8611179d0108bd85798636441a86334f6f4..bce09d7dd926c48fa0f6d6eca98a2f6a5a5073ef 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                2797283                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 198592                       # Number of bytes of host memory used
-host_seconds                                    32.85                       # Real time elapsed on the host
-host_tick_rate                             1398634763                       # Simulator tick rate (ticks/s)
+host_inst_rate                                5743124                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 200524                       # Number of bytes of host memory used
+host_seconds                                    16.00                       # Real time elapsed on the host
+host_tick_rate                             2871531471                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                    91903056                       # Number of instructions simulated
 sim_seconds                                  0.045952                       # Number of seconds simulated
index c80a77e5d3215148b6bc202d0f17eb5272c9223b..b166b9052cc5b686847fa3ed1fa77ab4da9cab9c 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache itb l2cache toL2Bus tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -43,12 +46,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -80,12 +82,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -117,12 +118,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index cd7a7fb23958cdc0a88e97f1f19bb83bec9731b0..b2d79346c304c5e99708285b408cbd3bf51fd9d8 100755 (executable)
@@ -1,2 +1,2 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/d946bea6
index a43a9ad37f8ac599a1e64e59c05d9d54fd178714..c9ffcf959b7350e5a770e06614ae829aa31a2573 100755 (executable)
@@ -5,14 +5,14 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:28:54
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:41:35
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/simple-timing -re --stdout-file stdout --stderr-file stderr tests/run.py long/70.twolf/alpha/tru64/simple-timing
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/simple-timing -re tests/run.py long/70.twolf/alpha/tru64/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
 
 TimberWolfSC version:v4.3a date:Mon Jan 25 18:50:36 EST 1988
 Standard Cell Placement and Global Routing Program
index 3b3e2ccb7c807209c2b2ca03a06586beca9abc25..c77e086b4584d2ad1836a4b758b5f5c6cf3dc761 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                1637033                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 206044                       # Number of bytes of host memory used
-host_seconds                                    56.14                       # Real time elapsed on the host
-host_tick_rate                             2115189911                       # Simulator tick rate (ticks/s)
+host_inst_rate                                2902114                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 207972                       # Number of bytes of host memory used
+host_seconds                                    31.67                       # Real time elapsed on the host
+host_tick_rate                             3749775750                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                    91903056                       # Number of instructions simulated
 sim_seconds                                  0.118747                       # Number of seconds simulated
@@ -64,15 +64,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.000088                       # ms
 system.cpu.dcache.overall_mshr_misses            2334                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                    157                       # number of replacements
 system.cpu.dcache.sampled_refs                   2223                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -138,15 +129,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.000093                       # ms
 system.cpu.icache.overall_mshr_misses            8510                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                   6681                       # number of replacements
 system.cpu.icache.sampled_refs                   8510                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -225,15 +207,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.446380                       # m
 system.cpu.l2cache.overall_mshr_misses           4791                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                     0                       # number of replacements
 system.cpu.l2cache.sampled_refs                  3010                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index 0da6124a8221a316ea833cc76639398a1b354a07..3d5e2c242f20793d4b02e4f2f304789e8dd07973 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=AtomicSimpleCPU
 children=dtb itb tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
index 5ff857a039ab045128d09b3dbe3ecfdd51ab0fcd..eabe4224907271a984558451614323244a7081af 100755 (executable)
@@ -1,3 +1,3 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
index 997da0518b3328061f86722f1f7cac1b40432eae..eb6462de233a50171f231fa1b61b3e20a682ea0b 100755 (executable)
@@ -5,14 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Nov  5 2008 22:40:47
-M5 revision 5719:c9056088f1516d097f7e73673f990175ad238d69
-M5 commit date Wed Nov 05 16:19:17 2008 -0500
-M5 started Nov  5 2008 22:54:24
+M5 compiled Feb 16 2009 00:17:12
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:55:15
 M5 executing on zizzer
-command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/long/70.twolf/sparc/linux/simple-atomic -re --stdout-file stdout --stderr-file stderr tests/run.py long/70.twolf/sparc/linux/simple-atomic
-Couldn't unlink  build/SPARC_SE/tests/fast/long/70.twolf/sparc/linux/simple-atomic/smred.sav
-Couldn't unlink  build/SPARC_SE/tests/fast/long/70.twolf/sparc/linux/simple-atomic/smred.sv2
+command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/long/70.twolf/sparc/linux/simple-atomic -re tests/run.py long/70.twolf/sparc/linux/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 
@@ -28,4 +25,5 @@ Authors: Carl Sechen, Bill Swartz
  76  77  78  79  80  81  82  83  84  85  86  87  88  89  90 
  91  92  93  94  95  96  97  98  99 100 101 102 103 104 105 
 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 
+info: Increasing stack size by one page.
 122 123 124 Exiting @ tick 96722951500 because target called exit()
index 0c05fead25a881650601822be0cee3e872057bb2..9b4c8659147aaba5278b33e616b4147781fdc938 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                2346541                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 200408                       # Number of bytes of host memory used
-host_seconds                                    82.44                       # Real time elapsed on the host
-host_tick_rate                             1173274177                       # Simulator tick rate (ticks/s)
+host_inst_rate                                2406877                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 202316                       # Number of bytes of host memory used
+host_seconds                                    80.37                       # Real time elapsed on the host
+host_tick_rate                             1203441627                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                   193444769                       # Number of instructions simulated
 sim_seconds                                  0.096723                       # Number of seconds simulated
index afa783463c08a4daf5aedb87fb417072ce262664..65aeb1d48474856bcb7f1a57c5b35fc2ab6b94c3 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache itb l2cache toL2Bus tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -43,12 +46,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -80,12 +82,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -117,12 +118,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index 5ff857a039ab045128d09b3dbe3ecfdd51ab0fcd..eabe4224907271a984558451614323244a7081af 100755 (executable)
@@ -1,3 +1,3 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
index e76e61d8a9d30c9e7be2e0e3153458b562f389e2..5a804eb57c426c75be6a3d40469ddfc591f2b90b 100755 (executable)
@@ -5,12 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Nov 17 2008 13:45:49
-M5 revision 5749:7015e400bd1deffa6e51e839baf2ed6d9bd3e31f
-M5 commit date Sat Nov 15 23:42:11 2008 -0500
-M5 started Nov 17 2008 13:46:11
+M5 compiled Feb 16 2009 00:17:12
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:56:10
 M5 executing on zizzer
-command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/long/70.twolf/sparc/linux/simple-timing -re --stdout-file stdout --stderr-file stderr tests/run.py long/70.twolf/sparc/linux/simple-timing
+command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/long/70.twolf/sparc/linux/simple-timing -re tests/run.py long/70.twolf/sparc/linux/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 
@@ -26,4 +25,5 @@ Authors: Carl Sechen, Bill Swartz
  76  77  78  79  80  81  82  83  84  85  86  87  88  89  90 
  91  92  93  94  95  96  97  98  99 100 101 102 103 104 105 
 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 
+info: Increasing stack size by one page.
 122 123 124 Exiting @ tick 270578573000 because target called exit()
index 304bdc3f93a89fe5e77a90da006504cb982014d9..571ff6af88ce2cb5e51c494a598b1a7891174380 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                1229412                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 207888                       # Number of bytes of host memory used
-host_seconds                                   157.35                       # Real time elapsed on the host
-host_tick_rate                             1719613407                       # Simulator tick rate (ticks/s)
+host_inst_rate                                1319897                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 209760                       # Number of bytes of host memory used
+host_seconds                                   146.56                       # Real time elapsed on the host
+host_tick_rate                             1846186883                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                   193444769                       # Number of instructions simulated
 sim_seconds                                  0.270579                       # Number of seconds simulated
@@ -74,15 +74,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.000021                       # ms
 system.cpu.dcache.overall_mshr_misses            1599                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                      2                       # number of replacements
 system.cpu.dcache.sampled_refs                   1576                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -136,15 +127,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.000064                       # ms
 system.cpu.icache.overall_mshr_misses           12288                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                  10362                       # number of replacements
 system.cpu.icache.sampled_refs                  12288                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -219,15 +201,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.373125                       # m
 system.cpu.l2cache.overall_mshr_misses           5173                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                     0                       # number of replacements
 system.cpu.l2cache.sampled_refs                  4072                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index b8de37bf338e55fb77dec83ac3aa560225305e01..d0a878165933cfd2cdc15cc573c867afccac906b 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=AtomicSimpleCPU
 children=dtb itb tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -49,7 +52,7 @@ type=ExeTracer
 [system.cpu.workload]
 type=LiveProcess
 cmd=twolf smred
-cwd=build/X86_SE/tests/opt/long/70.twolf/x86/linux/simple-atomic
+cwd=build/X86_SE/tests/fast/long/70.twolf/x86/linux/simple-atomic
 egid=100
 env=
 errout=cerr
index 27f336eb44c9ac797afa469c4cdb2ecae07e7024..94d399eab19405e0acc52d2b5dd6a0109aa74f02 100755 (executable)
@@ -1,6 +1,7 @@
 warn: Sockets disabled, not accepting gdb connections
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: instruction 'fnstcw_Mw' unimplemented
+For more information see: http://www.m5sim.org/warn/437d5238
 warn: instruction 'fldcw_Mw' unimplemented
-warn: Increasing stack size by one page.
-warn: Increasing stack size by one page.
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/437d5238
+hack: be nice to actually delete the event here
index eea8577714e2c8be67c557c1ee5ce5e66100a209..fd5d4825d717e4a7278ebe29144af67cc1259080 100755 (executable)
@@ -5,14 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec 26 2008 18:29:56
-M5 revision 5818:e9a95a3440197489c28a655f2de72dc8e98259b9
-M5 commit date Fri Dec 26 18:25:21 2008 -0800
-M5 started Dec 26 2008 19:57:21
-M5 executing on fajita
-command line: build/X86_SE/m5.opt -d build/X86_SE/tests/opt/long/70.twolf/x86/linux/simple-atomic -re tests/run.py long/70.twolf/x86/linux/simple-atomic
-Couldn't unlink  build/X86_SE/tests/opt/long/70.twolf/x86/linux/simple-atomic/smred.sav
-Couldn't unlink  build/X86_SE/tests/opt/long/70.twolf/x86/linux/simple-atomic/smred.sv2
+M5 compiled Feb 16 2009 00:19:15
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 01:24:38
+M5 executing on zizzer
+command line: build/X86_SE/m5.fast -d build/X86_SE/tests/fast/long/70.twolf/x86/linux/simple-atomic -re tests/run.py long/70.twolf/x86/linux/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 
@@ -20,6 +17,8 @@ TimberWolfSC version:v4.3a date:Mon Jan 25 18:50:36 EST 1988
 Standard Cell Placement and Global Routing Program
 Authors: Carl Sechen, Bill Swartz
          Yale University
+info: Increasing stack size by one page.
+info: Increasing stack size by one page.
   1   2   3   4   5   6   7   8   9  10  11  12  13  14  15 
  16  17  18  19  20  21  22  23  24  25  26  27  28  29  30 
  31  32  33  34  35  36  37  38  39  40  41  42  43  44  45 
index 90a05157556f2d7b7bd94b1e4ffbf3dadced5a32..5f9bdeb8f5ccd2ae66b8f9b3ac96e2f9896b5ef1 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 697777                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 204448                       # Number of bytes of host memory used
-host_seconds                                   313.27                       # Real time elapsed on the host
-host_tick_rate                              415001936                       # Simulator tick rate (ticks/s)
+host_inst_rate                                1349784                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 204760                       # Number of bytes of host memory used
+host_seconds                                   161.95                       # Real time elapsed on the host
+host_tick_rate                              802781753                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                   218595300                       # Number of instructions simulated
 sim_seconds                                  0.130009                       # Number of seconds simulated
index 86cbaffb4b8517b3f2039b4f8952bf6aae87a43b..c231a2f5e3210ff6e042721341cf49b5fd851095 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache itb l2cache toL2Bus tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -43,12 +46,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -80,12 +82,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -117,12 +118,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -155,7 +155,7 @@ type=ExeTracer
 [system.cpu.workload]
 type=LiveProcess
 cmd=twolf smred
-cwd=build/X86_SE/tests/opt/long/70.twolf/x86/linux/simple-timing
+cwd=build/X86_SE/tests/fast/long/70.twolf/x86/linux/simple-timing
 egid=100
 env=
 errout=cerr
index 27f336eb44c9ac797afa469c4cdb2ecae07e7024..94d399eab19405e0acc52d2b5dd6a0109aa74f02 100755 (executable)
@@ -1,6 +1,7 @@
 warn: Sockets disabled, not accepting gdb connections
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: instruction 'fnstcw_Mw' unimplemented
+For more information see: http://www.m5sim.org/warn/437d5238
 warn: instruction 'fldcw_Mw' unimplemented
-warn: Increasing stack size by one page.
-warn: Increasing stack size by one page.
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/437d5238
+hack: be nice to actually delete the event here
index 6c4741848121e029aee0fee64c5cf5c751efde44..c8bd5d18c089f363f5f96b04c4f22262bb1880a2 100755 (executable)
@@ -5,14 +5,13 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec 26 2008 18:29:56
-M5 revision 5818:e9a95a3440197489c28a655f2de72dc8e98259b9
-M5 commit date Fri Dec 26 18:25:21 2008 -0800
-M5 started Dec 26 2008 19:12:20
-M5 executing on fajita
-command line: build/X86_SE/m5.opt -d build/X86_SE/tests/opt/long/70.twolf/x86/linux/simple-timing -re tests/run.py long/70.twolf/x86/linux/simple-timing
-Couldn't unlink  build/X86_SE/tests/opt/long/70.twolf/x86/linux/simple-timing/smred.sav
-Couldn't unlink  build/X86_SE/tests/opt/long/70.twolf/x86/linux/simple-timing/smred.sv2
+M5 compiled Feb 16 2009 00:19:15
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 01:27:21
+M5 executing on zizzer
+command line: build/X86_SE/m5.fast -d build/X86_SE/tests/fast/long/70.twolf/x86/linux/simple-timing -re tests/run.py long/70.twolf/x86/linux/simple-timing
+Couldn't unlink  build/X86_SE/tests/fast/long/70.twolf/x86/linux/simple-timing/smred.sav
+Couldn't unlink  build/X86_SE/tests/fast/long/70.twolf/x86/linux/simple-timing/smred.sv2
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 
@@ -20,6 +19,8 @@ TimberWolfSC version:v4.3a date:Mon Jan 25 18:50:36 EST 1988
 Standard Cell Placement and Global Routing Program
 Authors: Carl Sechen, Bill Swartz
          Yale University
+info: Increasing stack size by one page.
+info: Increasing stack size by one page.
   1   2   3   4   5   6   7   8   9  10  11  12  13  14  15 
  16  17  18  19  20  21  22  23  24  25  26  27  28  29  30 
  31  32  33  34  35  36  37  38  39  40  41  42  43  44  45 
index 91975530b5badbe751fce461ddf8ac3ff190ded1..21956901aadd986de4c053d7f2468e05e8b23b9a 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 495446                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 211916                       # Number of bytes of host memory used
-host_seconds                                   441.21                       # Real time elapsed on the host
-host_tick_rate                              764874761                       # Simulator tick rate (ticks/s)
+host_inst_rate                                1082313                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 212196                       # Number of bytes of host memory used
+host_seconds                                   201.97                       # Real time elapsed on the host
+host_tick_rate                             1670883730                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                   218595300                       # Number of instructions simulated
 sim_seconds                                  0.337470                       # Number of seconds simulated
@@ -64,15 +64,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.000025                       # ms
 system.cpu.dcache.overall_mshr_misses            1920                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                     27                       # number of replacements
 system.cpu.dcache.sampled_refs                   1894                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -126,15 +117,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.000018                       # ms
 system.cpu.icache.overall_mshr_misses            4693                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                   2835                       # number of replacements
 system.cpu.icache.sampled_refs                   4693                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -209,15 +191,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.718385                       # m
 system.cpu.l2cache.overall_mshr_misses           4732                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                     0                       # number of replacements
 system.cpu.l2cache.sampled_refs                  3133                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index 279ca6f7bf9227c02eca5609293e477547632fd6..1a673fafa34b3e35c8f0820dff3fd5644e2dc047 100644 (file)
@@ -48,6 +48,7 @@ side_b=system.membus.port[2]
 [system.cpu]
 type=AtomicSimpleCPU
 children=dtb interrupts itb tracer
+checker=Null
 clock=1
 cpu_id=0
 defer_registration=false
@@ -103,6 +104,7 @@ pio=system.iobus.port[15]
 type=CowDiskImage
 children=child
 child=system.disk0.image.child
+image_file=
 read_only=false
 table_size=65536
 
index 6814dd7751eaa3b507641a586ed54acc6f818e8e..d6849b6b02c226c8fc90bcb942726311efd5ac1a 100755 (executable)
@@ -2,14 +2,14 @@ Warning: rounding error > tolerance
     0.002000 rounded to 0
 Warning: rounding error > tolerance
     0.002000 rounded to 0
-warn: No kernel set for full system simulation. Assuming you know what you're doing...
 Warning: rounding error > tolerance
     0.002000 rounded to 0
 warn: Sockets disabled, not accepting terminal connections
+For more information see: http://www.m5sim.org/warn/8742226b
 Warning: rounding error > tolerance
     0.002000 rounded to 0
 warn: Sockets disabled, not accepting gdb connections
-warn: Ignoring write to SPARC ERROR regsiter
-warn: Ignoring write to SPARC ERROR regsiter
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: Don't know what interrupt to clear for console.
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/7fe1004f
+hack: be nice to actually delete the event here
index 2f6efdd108fe2f381b3834435ca1c9685e27b825..177f45aa2d856ab9063ce27b2a91aa68c96e7bd1 100755 (executable)
@@ -5,12 +5,14 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Nov  5 2008 15:59:58
-M5 revision 5718:323cfbfec1a4ee56f71bd7e4cfad02af7e11c17e
-M5 commit date Wed Nov 05 15:30:49 2008 -0500
-M5 started Nov  5 2008 16:00:22
+M5 compiled Feb 16 2009 01:00:04
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 01:00:27
 M5 executing on zizzer
-command line: build/SPARC_FS/m5.fast -d build/SPARC_FS/tests/fast/long/80.solaris-boot/sparc/solaris/t1000-simple-atomic -re --stdout-file stdout --stderr-file stderr tests/run.py long/80.solaris-boot/sparc/solaris/t1000-simple-atomic
+command line: build/SPARC_FS/m5.fast -d build/SPARC_FS/tests/fast/long/80.solaris-boot/sparc/solaris/t1000-simple-atomic -re tests/run.py long/80.solaris-boot/sparc/solaris/t1000-simple-atomic
 Global frequency set at 2000000000 ticks per second
+info: No kernel set for full system simulation. Assuming you know what you're doing...
 info: Entering event queue @ 0.  Starting simulation...
+info: Ignoring write to SPARC ERROR regsiter
+info: Ignoring write to SPARC ERROR regsiter
 Exiting @ tick 2233777512 because m5_exit instruction encountered
index fb4170969c7103460f2e0a16d4b1b4a00961ac37..74e0ebf1a88fcc93d3120a8cac507aaec9009fb7 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                2656730                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 499828                       # Number of bytes of host memory used
-host_seconds                                   839.06                       # Real time elapsed on the host
-host_tick_rate                                2662232                       # Simulator tick rate (ticks/s)
+host_inst_rate                                2534703                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 501600                       # Number of bytes of host memory used
+host_seconds                                   879.46                       # Real time elapsed on the host
+host_tick_rate                                2539952                       # Simulator tick rate (ticks/s)
 sim_freq                                   2000000000                       # Frequency of simulated ticks
 sim_insts                                  2229160714                       # Number of instructions simulated
 sim_seconds                                  1.116889                       # Number of seconds simulated
index 3764c941eb3048e2716fcfb6470d036e7bd30fc1..46ef9d2b9cc3cb57dfd53a749a24af3143852d9c 100644 (file)
@@ -22,6 +22,7 @@ SSITSize=1024
 activity=0
 backComSize=5
 cachePorts=200
+checker=Null
 choiceCtrBits=2
 choicePredictorSize=8192
 clock=500
@@ -36,6 +37,8 @@ decodeToRenameDelay=1
 decodeWidth=8
 defer_registration=false
 dispatchWidth=8
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 fetchToDecodeDelay=1
 fetchTrapLatency=1
@@ -107,12 +110,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -281,12 +283,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -318,12 +319,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index 5ff857a039ab045128d09b3dbe3ecfdd51ab0fcd..eabe4224907271a984558451614323244a7081af 100755 (executable)
@@ -1,3 +1,3 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
index b502697afb6c246d1bc632dc7ea0a4173ca63551..0d9f81ac8f2a42993e1e30a1d6977c35b5c8b020 100755 (executable)
@@ -5,13 +5,13 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:21:44
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:22:12
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/00.hello/alpha/linux/o3-timing -re --stdout-file stdout --stderr-file stderr tests/run.py quick/00.hello/alpha/linux/o3-timing
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/00.hello/alpha/linux/o3-timing -re tests/run.py quick/00.hello/alpha/linux/o3-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
 Hello world!
 Exiting @ tick 12474500 because target called exit()
index 93747295c8bd1bbc4aaa22523c805ce8561d2659..b0c4635e4b7bc2f2f46798c33a70f5e4e0f2bf8e 100644 (file)
@@ -8,10 +8,10 @@ global.BPredUnit.condIncorrect                    440                       # Nu
 global.BPredUnit.condPredicted                   1370                       # Number of conditional branches predicted
 global.BPredUnit.lookups                         2263                       # Number of BP lookups
 global.BPredUnit.usedRAS                          304                       # Number of times the RAS was used to get a target.
-host_inst_rate                                   7058                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 199016                       # Number of bytes of host memory used
-host_seconds                                     0.90                       # Real time elapsed on the host
-host_tick_rate                               13784618                       # Simulator tick rate (ticks/s)
+host_inst_rate                                  68343                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 200684                       # Number of bytes of host memory used
+host_seconds                                     0.09                       # Real time elapsed on the host
+host_tick_rate                              133183507                       # Simulator tick rate (ticks/s)
 memdepunit.memDep.conflictingLoads                 36                       # Number of conflicting loads.
 memdepunit.memDep.conflictingStores                29                       # Number of conflicting stores.
 memdepunit.memDep.insertedLoads                  2287                       # Number of loads inserted to the mem dependence unit.
@@ -109,15 +109,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.070730                       # ms
 system.cpu.dcache.overall_mshr_misses             188                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                      0                       # number of replacements
 system.cpu.dcache.sampled_refs                    174                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -218,15 +209,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.170366                       # ms
 system.cpu.icache.overall_mshr_misses             307                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                      0                       # number of replacements
 system.cpu.icache.sampled_refs                    307                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -405,15 +387,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.997921                       # m
 system.cpu.l2cache.overall_mshr_misses            480                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                     0                       # number of replacements
 system.cpu.l2cache.sampled_refs                   393                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index f3b922bb85fef485fd099508f975952d5f94d7c5..5b4a31473e2de44b22754f6fbbf8fae2a483947b 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=AtomicSimpleCPU
 children=dtb itb tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
index 5ff857a039ab045128d09b3dbe3ecfdd51ab0fcd..eabe4224907271a984558451614323244a7081af 100755 (executable)
@@ -1,3 +1,3 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
index 9a255c4469530d534ebc8dc231b8b69606fb4501..8975ff812122b0ea7c655e42e391856b913016e6 100755 (executable)
@@ -5,13 +5,13 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:21:44
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:22:12
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/00.hello/alpha/linux/simple-atomic -re --stdout-file stdout --stderr-file stderr tests/run.py quick/00.hello/alpha/linux/simple-atomic
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/00.hello/alpha/linux/simple-atomic -re tests/run.py quick/00.hello/alpha/linux/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
 Hello world!
 Exiting @ tick 3215000 because target called exit()
index 712fc898c53f219377fc3292d7b5ffdeb1a1864f..93917b1ebdd9106ef6e837a71f53763a6e057eb7 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                   6758                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 190848                       # Number of bytes of host memory used
-host_seconds                                     0.95                       # Real time elapsed on the host
-host_tick_rate                                3391912                       # Simulator tick rate (ticks/s)
+host_inst_rate                                 122377                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 192524                       # Number of bytes of host memory used
+host_seconds                                     0.05                       # Real time elapsed on the host
+host_tick_rate                               61135620                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                        6404                       # Number of instructions simulated
 sim_seconds                                  0.000003                       # Number of seconds simulated
index 0b9f96b2ec23d80bc826e5c6c49467858860e53f..26edcc7cf794c1144e71a474720d04fd77515246 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache itb l2cache toL2Bus tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -43,12 +46,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -80,12 +82,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -117,12 +118,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index 5ff857a039ab045128d09b3dbe3ecfdd51ab0fcd..eabe4224907271a984558451614323244a7081af 100755 (executable)
@@ -1,3 +1,3 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
index c3d847e3f6c5bf7a96ee4e2d337e3ccdd78fb714..22d348b2dee04d985dcf38bb1cbcf964d5b82846 100755 (executable)
@@ -5,13 +5,13 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:21:46
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:22:12
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/00.hello/alpha/linux/simple-timing -re --stdout-file stdout --stderr-file stderr tests/run.py quick/00.hello/alpha/linux/simple-timing
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/00.hello/alpha/linux/simple-timing -re tests/run.py quick/00.hello/alpha/linux/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
 Hello world!
 Exiting @ tick 33777000 because target called exit()
index f97f1c530b64dbd179967c3756311d2a3645fe02..dc4411624af6f056196f10335ee21c2ed1fb1843 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                  68165                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 198212                       # Number of bytes of host memory used
-host_seconds                                     0.09                       # Real time elapsed on the host
-host_tick_rate                              358563073                       # Simulator tick rate (ticks/s)
+host_inst_rate                                 344098                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 199968                       # Number of bytes of host memory used
+host_seconds                                     0.02                       # Real time elapsed on the host
+host_tick_rate                             1795121173                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                        6404                       # Number of instructions simulated
 sim_seconds                                  0.000034                       # Number of seconds simulated
@@ -64,15 +64,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.088780                       # ms
 system.cpu.dcache.overall_mshr_misses             182                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                      0                       # number of replacements
 system.cpu.dcache.sampled_refs                    168                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -138,15 +129,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.043492                       # ms
 system.cpu.icache.overall_mshr_misses             279                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                      0                       # number of replacements
 system.cpu.icache.sampled_refs                    279                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -223,15 +205,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.997763                       # m
 system.cpu.l2cache.overall_mshr_misses            446                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                     0                       # number of replacements
 system.cpu.l2cache.sampled_refs                   359                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index 21f8bc603f9b9f5f24f0bfdcda64276105710169..9abe15dfca901643effc614545dc43a451a91c7e 100644 (file)
@@ -22,6 +22,7 @@ SSITSize=1024
 activity=0
 backComSize=5
 cachePorts=200
+checker=Null
 choiceCtrBits=2
 choicePredictorSize=8192
 clock=500
@@ -36,6 +37,8 @@ decodeToRenameDelay=1
 decodeWidth=8
 defer_registration=false
 dispatchWidth=8
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 fetchToDecodeDelay=1
 fetchTrapLatency=1
@@ -107,12 +110,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -281,12 +283,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -318,12 +319,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index 28251ddf815bbaec3408c4e1305836ea7a499267..bb8489f81adc430f1994ead37d9a849f65b14331 100755 (executable)
@@ -1,4 +1,5 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: ignoring syscall sigprocmask(1, 18446744073709547831, ...)
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/5c5b547f
+hack: be nice to actually delete the event here
index e4872d4614c1069b1f68ed7860772434eefedaad..d373e353b0ed30cdfe751343b2d5b840d007ca12 100755 (executable)
@@ -5,13 +5,13 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:29:52
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:22:12
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/00.hello/alpha/tru64/o3-timing -re --stdout-file stdout --stderr-file stderr tests/run.py quick/00.hello/alpha/tru64/o3-timing
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/00.hello/alpha/tru64/o3-timing -re tests/run.py quick/00.hello/alpha/tru64/o3-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
 Hello world!
 Exiting @ tick 7183000 because target called exit()
index 12af7d1b2d3fbdbc46c10b76ef1024d2e84aad83..af633c5e87757f443748a47bbeaefbe5e8bed316 100644 (file)
@@ -8,10 +8,10 @@ global.BPredUnit.condIncorrect                    209                       # Nu
 global.BPredUnit.condPredicted                    447                       # Number of conditional branches predicted
 global.BPredUnit.lookups                          859                       # Number of BP lookups
 global.BPredUnit.usedRAS                          165                       # Number of times the RAS was used to get a target.
-host_inst_rate                                  31288                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 198012                       # Number of bytes of host memory used
-host_seconds                                     0.08                       # Real time elapsed on the host
-host_tick_rate                               93885607                       # Simulator tick rate (ticks/s)
+host_inst_rate                                  22600                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 199684                       # Number of bytes of host memory used
+host_seconds                                     0.11                       # Real time elapsed on the host
+host_tick_rate                               67889683                       # Simulator tick rate (ticks/s)
 memdepunit.memDep.conflictingLoads                  7                       # Number of conflicting loads.
 memdepunit.memDep.conflictingStores                 7                       # Number of conflicting stores.
 memdepunit.memDep.insertedLoads                   738                       # Number of loads inserted to the mem dependence unit.
@@ -109,15 +109,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.113033                       # ms
 system.cpu.dcache.overall_mshr_misses              98                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                      0                       # number of replacements
 system.cpu.dcache.sampled_refs                     85                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -218,15 +209,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.242303                       # ms
 system.cpu.icache.overall_mshr_misses             181                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                      0                       # number of replacements
 system.cpu.icache.sampled_refs                    181                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -404,15 +386,6 @@ system.cpu.l2cache.overall_mshr_miss_rate            1                       # m
 system.cpu.l2cache.overall_mshr_misses            266                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                     0                       # number of replacements
 system.cpu.l2cache.sampled_refs                   228                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index bbdfaa101ad8a0421e6db051ac30ef5a05dd6a1f..8ca1fff45a17f722dfafd002a077b67d7f70e294 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=AtomicSimpleCPU
 children=dtb itb tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
index 28251ddf815bbaec3408c4e1305836ea7a499267..bb8489f81adc430f1994ead37d9a849f65b14331 100755 (executable)
@@ -1,4 +1,5 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: ignoring syscall sigprocmask(1, 18446744073709547831, ...)
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/5c5b547f
+hack: be nice to actually delete the event here
index 55a4a98f75d9b4c8d271ff0685660441fdbf7a31..7c13e1d4cef411bcf22612b46c852109061ee7d6 100755 (executable)
@@ -5,13 +5,13 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:24:43
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:22:12
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/00.hello/alpha/tru64/simple-atomic -re --stdout-file stdout --stderr-file stderr tests/run.py quick/00.hello/alpha/tru64/simple-atomic
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/00.hello/alpha/tru64/simple-atomic -re tests/run.py quick/00.hello/alpha/tru64/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
 Hello world!
 Exiting @ tick 1297500 because target called exit()
index 051f6dec40b4a4653c90963076c46ae4631a38f7..ddfd1ad69b2e6f4598be2e09fc3c49c1c8591be3 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 334328                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 189900                       # Number of bytes of host memory used
-host_seconds                                     0.01                       # Real time elapsed on the host
-host_tick_rate                              162370166                       # Simulator tick rate (ticks/s)
+host_inst_rate                                 147781                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 191596                       # Number of bytes of host memory used
+host_seconds                                     0.02                       # Real time elapsed on the host
+host_tick_rate                               73371409                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                        2577                       # Number of instructions simulated
 sim_seconds                                  0.000001                       # Number of seconds simulated
index 6a2eadca9f48157024a916a707c9c5aad61f91e9..f0bdf09de503979e1075cafd6466a130e72675a0 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache itb l2cache toL2Bus tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -43,12 +46,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -80,12 +82,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -117,12 +118,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index 28251ddf815bbaec3408c4e1305836ea7a499267..bb8489f81adc430f1994ead37d9a849f65b14331 100755 (executable)
@@ -1,4 +1,5 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: ignoring syscall sigprocmask(1, 18446744073709547831, ...)
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/5c5b547f
+hack: be nice to actually delete the event here
index 779993228abbe86c1c45d2e4563287b346ac2f18..3560f64966c8dc720ee7daede12aa94f36cde4c4 100755 (executable)
@@ -5,13 +5,13 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:21:46
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:22:12
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/00.hello/alpha/tru64/simple-timing -re --stdout-file stdout --stderr-file stderr tests/run.py quick/00.hello/alpha/tru64/simple-timing
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/00.hello/alpha/tru64/simple-timing -re tests/run.py quick/00.hello/alpha/tru64/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
 Hello world!
 Exiting @ tick 17374000 because target called exit()
index af7d3609fac5116e3e673eb7dbe8ef32af759013..5c25b785f4d9290736e1520f2e1847c2138d567e 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                  59950                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 197352                       # Number of bytes of host memory used
+host_inst_rate                                  73131                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 199016                       # Number of bytes of host memory used
 host_seconds                                     0.04                       # Real time elapsed on the host
-host_tick_rate                              402241104                       # Simulator tick rate (ticks/s)
+host_tick_rate                              490513834                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                        2577                       # Number of instructions simulated
 sim_seconds                                  0.000017                       # Number of seconds simulated
@@ -64,15 +64,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.131171                       # ms
 system.cpu.dcache.overall_mshr_misses              93                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                      0                       # number of replacements
 system.cpu.dcache.sampled_refs                     82                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -138,15 +129,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.063032                       # ms
 system.cpu.icache.overall_mshr_misses             163                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                      0                       # number of replacements
 system.cpu.icache.sampled_refs                    163                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -222,15 +204,6 @@ system.cpu.l2cache.overall_mshr_miss_rate            1                       # m
 system.cpu.l2cache.overall_mshr_misses            245                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                     0                       # number of replacements
 system.cpu.l2cache.sampled_refs                   207                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index 83f026450d418ec3d1e20e63654f8c66f4575700..766c4f4867b9857e39d34275da94a5f734def51c 100644 (file)
@@ -67,9 +67,12 @@ CP0_PerfCtr_W=false
 CP0_SrsCtl_HSS=0
 CP0_WatchHi_M=false
 UnifiedTLB=true
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
index 5ff857a039ab045128d09b3dbe3ecfdd51ab0fcd..eabe4224907271a984558451614323244a7081af 100755 (executable)
@@ -1,3 +1,3 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
index 77c8639abab6525e37bc131d27a801c89699e4f7..7b1955a4b231a9a647213c73104e3b51f263bf9f 100755 (executable)
@@ -5,13 +5,13 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Nov  5 2008 22:37:22
-M5 revision 5719:c9056088f1516d097f7e73673f990175ad238d69
-M5 commit date Wed Nov 05 16:19:17 2008 -0500
-M5 started Nov  5 2008 22:37:50
+M5 compiled Feb 16 2009 00:16:15
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:16:42
 M5 executing on zizzer
-command line: build/MIPS_SE/m5.fast -d build/MIPS_SE/tests/fast/quick/00.hello/mips/linux/simple-atomic -re --stdout-file stdout --stderr-file stderr tests/run.py quick/00.hello/mips/linux/simple-atomic
+command line: build/MIPS_SE/m5.fast -d build/MIPS_SE/tests/fast/quick/00.hello/mips/linux/simple-atomic -re tests/run.py quick/00.hello/mips/linux/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
 Hello World!
 Exiting @ tick 2828000 because target called exit()
index 6c370ab2defaec2762ca5362595b1161b71f7e07..20921ce176f1e6096c879b75fd3e1be93535e7f3 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                  10079                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 192068                       # Number of bytes of host memory used
-host_seconds                                     0.56                       # Real time elapsed on the host
-host_tick_rate                                5037819                       # Simulator tick rate (ticks/s)
+host_inst_rate                                  24803                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 193824                       # Number of bytes of host memory used
+host_seconds                                     0.23                       # Real time elapsed on the host
+host_tick_rate                               12384497                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                        5656                       # Number of instructions simulated
 sim_seconds                                  0.000003                       # Number of seconds simulated
index 9ef900f1fc0bae9da4061ddfcc9964dd2d8256ca..d6fb3e91adce0cc69ead43a37dd30bf96c4c2443 100644 (file)
@@ -67,9 +67,12 @@ CP0_PerfCtr_W=false
 CP0_SrsCtl_HSS=0
 CP0_WatchHi_M=false
 UnifiedTLB=true
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -99,12 +102,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -136,12 +138,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -173,12 +174,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index 5ff857a039ab045128d09b3dbe3ecfdd51ab0fcd..eabe4224907271a984558451614323244a7081af 100755 (executable)
@@ -1,3 +1,3 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
index 17fb9f581b362d8f20097f74743ccdc62d122309..a5bd2cd4de6ffe7857c66f5706456721e2464c76 100755 (executable)
@@ -5,13 +5,13 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Nov  5 2008 22:37:22
-M5 revision 5719:c9056088f1516d097f7e73673f990175ad238d69
-M5 commit date Wed Nov 05 16:19:17 2008 -0500
-M5 started Nov  5 2008 22:37:51
+M5 compiled Feb 16 2009 00:16:15
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:16:42
 M5 executing on zizzer
-command line: build/MIPS_SE/m5.fast -d build/MIPS_SE/tests/fast/quick/00.hello/mips/linux/simple-timing -re --stdout-file stdout --stderr-file stderr tests/run.py quick/00.hello/mips/linux/simple-timing
+command line: build/MIPS_SE/m5.fast -d build/MIPS_SE/tests/fast/quick/00.hello/mips/linux/simple-timing -re tests/run.py quick/00.hello/mips/linux/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
 Hello World!
 Exiting @ tick 32322000 because target called exit()
index d5658e44cda8d1359d8a86c7410fae41b9c6e743..de10d4a7400e15cae9948c04fcc44fcb4f677921 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 334992                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 199532                       # Number of bytes of host memory used
-host_seconds                                     0.02                       # Real time elapsed on the host
-host_tick_rate                             1887416058                       # Simulator tick rate (ticks/s)
+host_inst_rate                                  26568                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 201268                       # Number of bytes of host memory used
+host_seconds                                     0.21                       # Real time elapsed on the host
+host_tick_rate                              151609105                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                        5656                       # Number of instructions simulated
 sim_seconds                                  0.000032                       # Number of seconds simulated
@@ -64,15 +64,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.071081                       # ms
 system.cpu.dcache.overall_mshr_misses             146                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                      0                       # number of replacements
 system.cpu.dcache.sampled_refs                    132                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -135,15 +126,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.053552                       # ms
 system.cpu.icache.overall_mshr_misses             303                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                     13                       # number of replacements
 system.cpu.icache.sampled_refs                    303                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -225,15 +207,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.995402                       # m
 system.cpu.l2cache.overall_mshr_misses            433                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                     0                       # number of replacements
 system.cpu.l2cache.sampled_refs                   369                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index 7ebff17bf789ccfc43a2eb58423a62399b0924d1..970388ae58ccc2f5bcd1b8d3b9d53e36e85f1aa5 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=AtomicSimpleCPU
 children=dtb itb tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
index ee69ae99e941087fc1f772f51a5af992dd4f3dca..eabe4224907271a984558451614323244a7081af 100755 (executable)
@@ -1,2 +1,3 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
index 946edd9f090a49078b09b14a4a92a00b98559b02..eefaf1737457fac96f0c9506ac8c891a61e40838 100755 (executable)
@@ -5,12 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Nov  5 2008 22:40:47
-M5 revision 5719:c9056088f1516d097f7e73673f990175ad238d69
-M5 commit date Wed Nov 05 16:19:17 2008 -0500
-M5 started Nov  5 2008 22:55:47
+M5 compiled Feb 16 2009 00:17:12
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:17:34
 M5 executing on zizzer
-command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/quick/00.hello/sparc/linux/simple-atomic -re --stdout-file stdout --stderr-file stderr tests/run.py quick/00.hello/sparc/linux/simple-atomic
+command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/quick/00.hello/sparc/linux/simple-atomic -re tests/run.py quick/00.hello/sparc/linux/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 Hello World!Exiting @ tick 2701000 because target called exit()
index 8a19f5ea46390d6e5c7a8e98e62760d9766cea8d..b09b910baf2b97ccd9975b704f1836710f0a830a 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 371297                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 191740                       # Number of bytes of host memory used
-host_seconds                                     0.01                       # Real time elapsed on the host
-host_tick_rate                              185101425                       # Simulator tick rate (ticks/s)
+host_inst_rate                                  25851                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 193720                       # Number of bytes of host memory used
+host_seconds                                     0.21                       # Real time elapsed on the host
+host_tick_rate                               13060676                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                        5340                       # Number of instructions simulated
 sim_seconds                                  0.000003                       # Number of seconds simulated
index c8a9fb5834b5fa949e602589a431aba4f9557c49..f68b9582f18d59fc2601f3677db8cb0d958ab74e 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache itb l2cache toL2Bus tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -43,12 +46,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -80,12 +82,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -117,12 +118,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index ee69ae99e941087fc1f772f51a5af992dd4f3dca..eabe4224907271a984558451614323244a7081af 100755 (executable)
@@ -1,2 +1,3 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
index 92edc3116e3bb6b6e4e7b77814b09eccfa0dcd10..fcae285213807acd178cf253aa050293a024ee30 100755 (executable)
@@ -5,12 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Nov  5 2008 22:40:47
-M5 revision 5719:c9056088f1516d097f7e73673f990175ad238d69
-M5 commit date Wed Nov 05 16:19:17 2008 -0500
-M5 started Nov  5 2008 22:41:19
+M5 compiled Feb 16 2009 00:17:12
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:17:34
 M5 executing on zizzer
-command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/quick/00.hello/sparc/linux/simple-timing -re --stdout-file stdout --stderr-file stderr tests/run.py quick/00.hello/sparc/linux/simple-timing
+command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/quick/00.hello/sparc/linux/simple-timing -re tests/run.py quick/00.hello/sparc/linux/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 Hello World!Exiting @ tick 29031000 because target called exit()
index 7d5ee5db9ec4dfb5f60fa5534f21dabded59ca57..cf7518d98ae0393f0144970553eb80e94a3c3e13 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 419811                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 199192                       # Number of bytes of host memory used
-host_seconds                                     0.01                       # Real time elapsed on the host
-host_tick_rate                             2213741040                       # Simulator tick rate (ticks/s)
+host_inst_rate                                  21374                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 201092                       # Number of bytes of host memory used
+host_seconds                                     0.25                       # Real time elapsed on the host
+host_tick_rate                              116036277                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                        5340                       # Number of instructions simulated
 sim_seconds                                  0.000029                       # Number of seconds simulated
@@ -64,15 +64,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.107991                       # ms
 system.cpu.dcache.overall_mshr_misses             150                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                      0                       # number of replacements
 system.cpu.dcache.sampled_refs                    135                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -126,15 +117,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.047734                       # ms
 system.cpu.icache.overall_mshr_misses             257                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                      0                       # number of replacements
 system.cpu.icache.sampled_refs                    257                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -207,15 +189,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.992347                       # m
 system.cpu.l2cache.overall_mshr_misses            389                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                     0                       # number of replacements
 system.cpu.l2cache.sampled_refs                   293                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index 140ac8ef96a5387403f672372525c4ef8b7d8531..1a9a034e85e2d841543f2beab1c25f973b93ac4b 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=AtomicSimpleCPU
 children=dtb itb tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
index 72ba90ece894f11347a323cca09759a4a61085c8..94d399eab19405e0acc52d2b5dd6a0109aa74f02 100755 (executable)
@@ -1,4 +1,7 @@
 warn: Sockets disabled, not accepting gdb connections
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: instruction 'fnstcw_Mw' unimplemented
+For more information see: http://www.m5sim.org/warn/437d5238
 warn: instruction 'fldcw_Mw' unimplemented
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/437d5238
+hack: be nice to actually delete the event here
index 66f32751df7cb12890fee577361fc09c044a32cd..5d849e6d3c2e09972bb17b9abd8b5538792193b7 100755 (executable)
@@ -5,12 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec 26 2008 18:29:56
-M5 revision 5818:e9a95a3440197489c28a655f2de72dc8e98259b9
-M5 commit date Fri Dec 26 18:25:21 2008 -0800
-M5 started Dec 26 2008 18:30:07
-M5 executing on fajita
-command line: build/X86_SE/m5.opt -d build/X86_SE/tests/opt/quick/00.hello/x86/linux/simple-atomic -re tests/run.py quick/00.hello/x86/linux/simple-atomic
+M5 compiled Feb 16 2009 00:19:15
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:19:16
+M5 executing on zizzer
+command line: build/X86_SE/m5.fast -d build/X86_SE/tests/fast/quick/00.hello/x86/linux/simple-atomic -re tests/run.py quick/00.hello/x86/linux/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 Hello world!
index 2ee3e57033e7b8c1e9324668b58db63c88c5db92..a5ec37276f43153989287d2f040ef197226346c4 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                   5132                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 192872                       # Number of bytes of host memory used
-host_seconds                                     1.85                       # Real time elapsed on the host
-host_tick_rate                                2983162                       # Simulator tick rate (ticks/s)
+host_inst_rate                                  51320                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 193224                       # Number of bytes of host memory used
+host_seconds                                     0.19                       # Real time elapsed on the host
+host_tick_rate                               29796099                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                        9484                       # Number of instructions simulated
 sim_seconds                                  0.000006                       # Number of seconds simulated
index 6b3961ac8a9ef1cb0ed44cbe56c1189e4c210b6b..d1edd6c598fb4c00c2c3a3e8671b92e9f7d66c33 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache itb l2cache toL2Bus tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -43,12 +46,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -80,12 +82,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -117,12 +118,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index 72ba90ece894f11347a323cca09759a4a61085c8..94d399eab19405e0acc52d2b5dd6a0109aa74f02 100755 (executable)
@@ -1,4 +1,7 @@
 warn: Sockets disabled, not accepting gdb connections
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: instruction 'fnstcw_Mw' unimplemented
+For more information see: http://www.m5sim.org/warn/437d5238
 warn: instruction 'fldcw_Mw' unimplemented
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/437d5238
+hack: be nice to actually delete the event here
index e9fb59225095b9a9c2584008cfb6b965995f1f3d..23d83ecb31fb1b70526033ad631e2a9b3235d881 100755 (executable)
@@ -5,12 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec 26 2008 18:29:56
-M5 revision 5818:e9a95a3440197489c28a655f2de72dc8e98259b9
-M5 commit date Fri Dec 26 18:25:21 2008 -0800
-M5 started Dec 26 2008 19:57:21
-M5 executing on fajita
-command line: build/X86_SE/m5.opt -d build/X86_SE/tests/opt/quick/00.hello/x86/linux/simple-timing -re tests/run.py quick/00.hello/x86/linux/simple-timing
+M5 compiled Feb 16 2009 00:19:15
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:19:16
+M5 executing on zizzer
+command line: build/X86_SE/m5.fast -d build/X86_SE/tests/fast/quick/00.hello/x86/linux/simple-timing -re tests/run.py quick/00.hello/x86/linux/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 Hello world!
index 4bf18211b09d2674671a24992b0e5094762bd978..58aaf611221c3285ccd792af2d08eab38b31529a 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 494241                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 200332                       # Number of bytes of host memory used
-host_seconds                                     0.02                       # Real time elapsed on the host
-host_tick_rate                             1743803782                       # Simulator tick rate (ticks/s)
+host_inst_rate                                  63293                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 200624                       # Number of bytes of host memory used
+host_seconds                                     0.15                       # Real time elapsed on the host
+host_tick_rate                              225441997                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                        9484                       # Number of instructions simulated
 sim_seconds                                  0.000034                       # Number of seconds simulated
@@ -64,15 +64,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.076497                       # ms
 system.cpu.dcache.overall_mshr_misses             152                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                      0                       # number of replacements
 system.cpu.dcache.sampled_refs                    133                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -126,15 +117,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.020731                       # ms
 system.cpu.icache.overall_mshr_misses             228                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                      0                       # number of replacements
 system.cpu.icache.sampled_refs                    228                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -207,15 +189,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.997230                       # m
 system.cpu.l2cache.overall_mshr_misses            360                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                     0                       # number of replacements
 system.cpu.l2cache.sampled_refs                   262                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index 62ebb142a1d6ef5c3f04b7cdad3e048d64de6b9c..9c8da927d4e9f4202f251a0d8658818421fdd903 100644 (file)
@@ -22,6 +22,7 @@ SSITSize=1024
 activity=0
 backComSize=5
 cachePorts=200
+checker=Null
 choiceCtrBits=2
 choicePredictorSize=8192
 clock=500
@@ -36,6 +37,8 @@ decodeToRenameDelay=1
 decodeWidth=8
 defer_registration=false
 dispatchWidth=8
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 fetchToDecodeDelay=1
 fetchTrapLatency=1
@@ -107,12 +110,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -281,12 +283,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -318,12 +319,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index fc5805f9e20e8662bda9130af5c91077dd149066..eabe4224907271a984558451614323244a7081af 100755 (executable)
@@ -1,4 +1,3 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: Increasing stack size by one page.
-warn: Increasing stack size by one page.
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
index 958798ce301759db58a353fe1b0b311cd1b5dc88..73f0d59691143a7c0c4616bf33fe1ecadca31948 100755 (executable)
@@ -5,14 +5,15 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:28:54
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:22:12
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/01.hello-2T-smt/alpha/linux/o3-timing -re --stdout-file stdout --stderr-file stderr tests/run.py quick/01.hello-2T-smt/alpha/linux/o3-timing
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/01.hello-2T-smt/alpha/linux/o3-timing -re tests/run.py quick/01.hello-2T-smt/alpha/linux/o3-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
+info: Increasing stack size by one page.
+info: Increasing stack size by one page.
 Hello world!
 Hello world!
 Exiting @ tick 14251500 because target called exit()
index ecc7ae363e9f51d05ed6e765b914db240e300014..c9242b88622d48e05fe339bbcba5aac410a70fab 100644 (file)
@@ -8,10 +8,10 @@ global.BPredUnit.condIncorrect                   1595                       # Nu
 global.BPredUnit.condPredicted                   3153                       # Number of conditional branches predicted
 global.BPredUnit.lookups                         5548                       # Number of BP lookups
 global.BPredUnit.usedRAS                          681                       # Number of times the RAS was used to get a target.
-host_inst_rate                                  85524                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 199540                       # Number of bytes of host memory used
-host_seconds                                     0.15                       # Real time elapsed on the host
-host_tick_rate                               95322021                       # Simulator tick rate (ticks/s)
+host_inst_rate                                  67823                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 201212                       # Number of bytes of host memory used
+host_seconds                                     0.19                       # Real time elapsed on the host
+host_tick_rate                               75589135                       # Simulator tick rate (ticks/s)
 memdepunit.memDep.conflictingLoads                 22                       # Number of conflicting loads.
 memdepunit.memDep.conflictingLoads                 58                       # Number of conflicting loads.
 memdepunit.memDep.conflictingStores                 4                       # Number of conflicting stores.
@@ -195,15 +195,6 @@ system.cpu.dcache.overall_mshr_uncacheable_latency_1            0
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
 system.cpu.dcache.overall_mshr_uncacheable_misses_0            0                       # number of overall MSHR uncacheable misses
 system.cpu.dcache.overall_mshr_uncacheable_misses_1            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                      0                       # number of replacements
 system.cpu.dcache.replacements_0                    0                       # number of replacements
 system.cpu.dcache.replacements_1                    0                       # number of replacements
@@ -369,15 +360,6 @@ system.cpu.icache.overall_mshr_uncacheable_latency_1            0
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
 system.cpu.icache.overall_mshr_uncacheable_misses_0            0                       # number of overall MSHR uncacheable misses
 system.cpu.icache.overall_mshr_uncacheable_misses_1            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                      6                       # number of replacements
 system.cpu.icache.replacements_0                    6                       # number of replacements
 system.cpu.icache.replacements_1                    0                       # number of replacements
@@ -707,15 +689,6 @@ system.cpu.l2cache.overall_mshr_uncacheable_latency_1            0
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
 system.cpu.l2cache.overall_mshr_uncacheable_misses_0            0                       # number of overall MSHR uncacheable misses
 system.cpu.l2cache.overall_mshr_uncacheable_misses_1            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                     0                       # number of replacements
 system.cpu.l2cache.replacements_0                   0                       # number of replacements
 system.cpu.l2cache.replacements_1                   0                       # number of replacements
index b0fb0c129fb1fe78a5968b99bb7f6de3e5702d82..102ce19a3c969ec6aa914e108c33ee71409931c6 100644 (file)
@@ -22,6 +22,7 @@ SSITSize=1024
 activity=0
 backComSize=5
 cachePorts=200
+checker=Null
 choiceCtrBits=2
 choicePredictorSize=8192
 clock=500
@@ -36,6 +37,8 @@ decodeToRenameDelay=1
 decodeWidth=8
 defer_registration=false
 dispatchWidth=8
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 fetchToDecodeDelay=1
 fetchTrapLatency=1
@@ -107,12 +110,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -281,12 +283,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -318,12 +319,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index ee69ae99e941087fc1f772f51a5af992dd4f3dca..eabe4224907271a984558451614323244a7081af 100755 (executable)
@@ -1,2 +1,3 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
index 1f6eb4b07e793d939f6af937ada7da7ded433902..d0efe85b3abb3a8a35e49f413bb5561cd2a52b9a 100755 (executable)
@@ -5,12 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Nov  5 2008 22:40:47
-M5 revision 5719:c9056088f1516d097f7e73673f990175ad238d69
-M5 commit date Wed Nov 05 16:19:17 2008 -0500
-M5 started Nov  5 2008 22:43:55
+M5 compiled Feb 16 2009 00:17:12
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:17:34
 M5 executing on zizzer
-command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/quick/02.insttest/sparc/linux/o3-timing -re --stdout-file stdout --stderr-file stderr tests/run.py quick/02.insttest/sparc/linux/o3-timing
+command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/quick/02.insttest/sparc/linux/o3-timing -re tests/run.py quick/02.insttest/sparc/linux/o3-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 Begining test of difficult SPARC instructions...
index d80957aed2418869a63c53865e43aa541af83ba6..0584aa2e20cee84152aecd8ab930795023296954 100644 (file)
@@ -8,10 +8,10 @@ global.BPredUnit.condIncorrect                   2923                       # Nu
 global.BPredUnit.condPredicted                  11413                       # Number of conditional branches predicted
 global.BPredUnit.lookups                        11413                       # Number of BP lookups
 global.BPredUnit.usedRAS                            0                       # Number of times the RAS was used to get a target.
-host_inst_rate                                  55497                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 199732                       # Number of bytes of host memory used
-host_seconds                                     0.26                       # Real time elapsed on the host
-host_tick_rate                              106451563                       # Simulator tick rate (ticks/s)
+host_inst_rate                                  30716                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 201632                       # Number of bytes of host memory used
+host_seconds                                     0.47                       # Real time elapsed on the host
+host_tick_rate                               58973694                       # Simulator tick rate (ticks/s)
 memdepunit.memDep.conflictingLoads                 26                       # Number of conflicting loads.
 memdepunit.memDep.conflictingStores                 0                       # Number of conflicting stores.
 memdepunit.memDep.insertedLoads                  4960                       # Number of loads inserted to the mem dependence unit.
@@ -111,15 +111,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.031593                       # ms
 system.cpu.dcache.overall_mshr_misses             167                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                      0                       # number of replacements
 system.cpu.dcache.sampled_refs                    148                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -205,15 +196,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.048804                       # ms
 system.cpu.icache.overall_mshr_misses             359                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                      1                       # number of replacements
 system.cpu.icache.sampled_refs                    358                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -388,15 +370,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.992110                       # m
 system.cpu.l2cache.overall_mshr_misses            503                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                     0                       # number of replacements
 system.cpu.l2cache.sampled_refs                   400                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index bd75b6dd28043f3cdb438f4c572665f0492e137a..c81ee32644ea0c99162ceb6ce9ce61b7cd65029f 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=AtomicSimpleCPU
 children=dtb itb tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
index ee69ae99e941087fc1f772f51a5af992dd4f3dca..eabe4224907271a984558451614323244a7081af 100755 (executable)
@@ -1,2 +1,3 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
index 7103e96c602d1dcd95993f9788a65e25b4bc98ec..cb610b0c6dd725a68341482785155feb6d456e62 100755 (executable)
@@ -5,12 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Nov  5 2008 22:40:47
-M5 revision 5719:c9056088f1516d097f7e73673f990175ad238d69
-M5 commit date Wed Nov 05 16:19:17 2008 -0500
-M5 started Nov  5 2008 22:43:56
+M5 compiled Feb 16 2009 00:17:12
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:17:34
 M5 executing on zizzer
-command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/quick/02.insttest/sparc/linux/simple-atomic -re --stdout-file stdout --stderr-file stderr tests/run.py quick/02.insttest/sparc/linux/simple-atomic
+command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/quick/02.insttest/sparc/linux/simple-atomic -re tests/run.py quick/02.insttest/sparc/linux/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 Begining test of difficult SPARC instructions...
index fa5cbc97a93722c950e00482f0313fa6cded8435..d9897842c33a342908df6fb06a98dc4956c23d13 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 641188                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 191520                       # Number of bytes of host memory used
-host_seconds                                     0.02                       # Real time elapsed on the host
-host_tick_rate                              319099476                       # Simulator tick rate (ticks/s)
+host_inst_rate                                  61727                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 193528                       # Number of bytes of host memory used
+host_seconds                                     0.25                       # Real time elapsed on the host
+host_tick_rate                               30956425                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                       15175                       # Number of instructions simulated
 sim_seconds                                  0.000008                       # Number of seconds simulated
index 35e384fb9bbd8059400bf35218dbfc4597a16bb3..8777df95febb482ef6108d3f0e95f0d201cccbfd 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache itb l2cache toL2Bus tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -43,12 +46,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -80,12 +82,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -117,12 +118,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index ee69ae99e941087fc1f772f51a5af992dd4f3dca..eabe4224907271a984558451614323244a7081af 100755 (executable)
@@ -1,2 +1,3 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
index 7965203899da6cc9713d37f1b818c033c9534f57..65fc22a9431c58a7e29126ffaced00a93bdfa9dd 100755 (executable)
@@ -5,12 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Nov  5 2008 22:40:47
-M5 revision 5719:c9056088f1516d097f7e73673f990175ad238d69
-M5 commit date Wed Nov 05 16:19:17 2008 -0500
-M5 started Nov  5 2008 22:43:56
+M5 compiled Feb 16 2009 00:17:12
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:17:34
 M5 executing on zizzer
-command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/quick/02.insttest/sparc/linux/simple-timing -re --stdout-file stdout --stderr-file stderr tests/run.py quick/02.insttest/sparc/linux/simple-timing
+command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/quick/02.insttest/sparc/linux/simple-timing -re tests/run.py quick/02.insttest/sparc/linux/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 Begining test of difficult SPARC instructions...
index f45ffd9866a4fc5abd68c0335cc07ba4ca8a6b84..323f23c0de036091eaec70be30bbb7de2bfd2ab0 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 494848                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 199068                       # Number of bytes of host memory used
-host_seconds                                     0.03                       # Real time elapsed on the host
-host_tick_rate                             1383502218                       # Simulator tick rate (ticks/s)
+host_inst_rate                                  71328                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 200972                       # Number of bytes of host memory used
+host_seconds                                     0.21                       # Real time elapsed on the host
+host_tick_rate                              200611199                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                       15175                       # Number of instructions simulated
 sim_seconds                                  0.000043                       # Number of seconds simulated
@@ -66,15 +66,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.042257                       # ms
 system.cpu.dcache.overall_mshr_misses             155                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                      0                       # number of replacements
 system.cpu.dcache.sampled_refs                    138                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -128,15 +119,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.018396                       # ms
 system.cpu.icache.overall_mshr_misses             280                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                      0                       # number of replacements
 system.cpu.icache.sampled_refs                    280                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -209,15 +191,6 @@ system.cpu.l2cache.overall_mshr_miss_rate     0.995215                       # m
 system.cpu.l2cache.overall_mshr_misses            416                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                     0                       # number of replacements
 system.cpu.l2cache.sampled_refs                   314                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index 9d8e5c8edc9255f74cf70796260a9c1525b4ce77..56dec38153d1924e4ec5f2a9e68a38290b5f9f12 100644 (file)
@@ -36,6 +36,7 @@ side_b=system.membus.port[0]
 [system.cpu0]
 type=AtomicSimpleCPU
 children=dcache dtb icache interrupts itb tracer
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
@@ -74,12 +75,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -111,12 +111,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -146,6 +145,7 @@ type=ExeTracer
 [system.cpu1]
 type=AtomicSimpleCPU
 children=dcache dtb icache interrupts itb tracer
+checker=Null
 clock=500
 cpu_id=1
 defer_registration=false
@@ -184,12 +184,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -221,12 +220,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -264,6 +262,7 @@ image=system.disk0.image
 type=CowDiskImage
 children=child
 child=system.disk0.image.child
+image_file=
 read_only=false
 table_size=65536
 
@@ -283,6 +282,7 @@ image=system.disk2.image
 type=CowDiskImage
 children=child
 child=system.disk2.image.child
+image_file=
 read_only=false
 table_size=65536
 
@@ -317,12 +317,11 @@ latency=50000
 max_miss_count=0
 mem_side_filter_ranges=0:18446744073709551615
 mshrs=20
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=500000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -350,12 +349,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=92
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -485,16 +483,22 @@ pio=system.iobus.port[1]
 [system.tsunami.ethernet]
 type=NSGigE
 BAR0=1
+BAR0LegacyIO=false
 BAR0Size=256
 BAR1=0
+BAR1LegacyIO=false
 BAR1Size=4096
 BAR2=0
+BAR2LegacyIO=false
 BAR2Size=0
 BAR3=0
+BAR3LegacyIO=false
 BAR3Size=0
 BAR4=0
+BAR4LegacyIO=false
 BAR4Size=0
 BAR5=0
+BAR5LegacyIO=false
 BAR5Size=0
 BIST=0
 CacheLineSize=0
@@ -863,16 +867,22 @@ pio=system.iobus.port[22]
 [system.tsunami.ide]
 type=IdeController
 BAR0=1
+BAR0LegacyIO=false
 BAR0Size=8
 BAR1=1
+BAR1LegacyIO=false
 BAR1Size=4
 BAR2=1
+BAR2LegacyIO=false
 BAR2Size=8
 BAR3=1
+BAR3LegacyIO=false
 BAR3Size=4
 BAR4=1
+BAR4LegacyIO=false
 BAR4Size=16
 BAR5=1
+BAR5LegacyIO=false
 BAR5Size=0
 BIST=0
 CacheLineSize=0
index d445cb942f0872e0d093ed1ce726d7ea5425f1a9..5a1d0bef0e8ba0ec5ca184871cc0e03c4d31ea11 100755 (executable)
@@ -1,5 +1,7 @@
-warn: kernel located at: /dist/m5/system/binaries/vmlinux
 warn: Sockets disabled, not accepting terminal connections
+For more information see: http://www.m5sim.org/warn/8742226b
 warn: Sockets disabled, not accepting gdb connections
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: 97861500: Trying to launch CPU number 1!
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/8f7d2563
+hack: be nice to actually delete the event here
index 2e7c9e61b6a552558f235399f2efed2d5c563448..8c40366bc562c5a5de9f47442adce8d428f50e63 100755 (executable)
@@ -5,12 +5,12 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec 14 2008 21:47:07
-M5 revision 5776:07905796d7bea4187139808b7de687a99cbc3141
-M5 commit date Sun Dec 14 21:45:15 2008 -0800
-M5 started Dec 14 2008 21:48:26
-M5 executing on tater
+M5 compiled Feb 16 2009 00:15:24
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:15:50
+M5 executing on zizzer
 command line: build/ALPHA_FS/m5.fast -d build/ALPHA_FS/tests/fast/quick/10.linux-boot/alpha/linux/tsunami-simple-atomic-dual -re tests/run.py quick/10.linux-boot/alpha/linux/tsunami-simple-atomic-dual
 Global frequency set at 1000000000000 ticks per second
+info: kernel located at: /dist/m5/system/binaries/vmlinux
 info: Entering event queue @ 0.  Starting simulation...
 Exiting @ tick 1870335522500 because m5_exit instruction encountered
index 55ea1f24a3d020e0e6c3c194eca5f3bbd186c3e9..8ed468432ce8ae2dd9626090f99a8253eb81bfd7 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                1560779                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 292076                       # Number of bytes of host memory used
-host_seconds                                    40.46                       # Real time elapsed on the host
-host_tick_rate                            46222973494                       # Simulator tick rate (ticks/s)
+host_inst_rate                                2804596                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 292704                       # Number of bytes of host memory used
+host_seconds                                    22.52                       # Real time elapsed on the host
+host_tick_rate                            83058483755                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                    63154034                       # Number of instructions simulated
 sim_seconds                                  1.870336                       # Number of seconds simulated
@@ -60,15 +60,6 @@ system.cpu0.dcache.overall_mshr_miss_rate            0                       # m
 system.cpu0.dcache.overall_mshr_misses              0                       # number of overall MSHR misses
 system.cpu0.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu0.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu0.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu0.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu0.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu0.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu0.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu0.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu0.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu0.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu0.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu0.dcache.replacements               1978962                       # number of replacements
 system.cpu0.dcache.sampled_refs               1979474                       # Sample count of references to valid blocks.
 system.cpu0.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -128,15 +119,6 @@ system.cpu0.icache.overall_mshr_miss_rate            0                       # m
 system.cpu0.icache.overall_mshr_misses              0                       # number of overall MSHR misses
 system.cpu0.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu0.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu0.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu0.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu0.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu0.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu0.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu0.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu0.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu0.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu0.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu0.icache.replacements                884404                       # number of replacements
 system.cpu0.icache.sampled_refs                884916                       # Sample count of references to valid blocks.
 system.cpu0.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -294,15 +276,6 @@ system.cpu1.dcache.overall_mshr_miss_rate            0                       # m
 system.cpu1.dcache.overall_mshr_misses              0                       # number of overall MSHR misses
 system.cpu1.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu1.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu1.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu1.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu1.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu1.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu1.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu1.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu1.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu1.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu1.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu1.dcache.replacements                 62338                       # number of replacements
 system.cpu1.dcache.sampled_refs                 62657                       # Sample count of references to valid blocks.
 system.cpu1.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -362,15 +335,6 @@ system.cpu1.icache.overall_mshr_miss_rate            0                       # m
 system.cpu1.icache.overall_mshr_misses              0                       # number of overall MSHR misses
 system.cpu1.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu1.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu1.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu1.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu1.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu1.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu1.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu1.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu1.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu1.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu1.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu1.icache.replacements                103091                       # number of replacements
 system.cpu1.icache.sampled_refs                103603                       # Sample count of references to valid blocks.
 system.cpu1.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -513,15 +477,6 @@ system.iocache.overall_mshr_miss_rate               0                       # ms
 system.iocache.overall_mshr_misses                  0                       # number of overall MSHR misses
 system.iocache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.iocache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.iocache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.iocache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.iocache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.iocache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.iocache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.iocache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.iocache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.iocache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.iocache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.iocache.replacements                     41695                       # number of replacements
 system.iocache.sampled_refs                     41711                       # Sample count of references to valid blocks.
 system.iocache.soft_prefetch_mshr_full              0                       # number of mshr full events for SW prefetching instrutions
@@ -577,15 +532,6 @@ system.l2c.overall_mshr_miss_rate                   0                       # ms
 system.l2c.overall_mshr_misses                      0                       # number of overall MSHR misses
 system.l2c.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.l2c.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.l2c.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.l2c.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.l2c.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.l2c.prefetcher.num_hwpf_evicted              0                       # number of hwpf removed due to no buffer left
-system.l2c.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.l2c.prefetcher.num_hwpf_issued               0                       # number of hwpf issued
-system.l2c.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.l2c.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.l2c.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.l2c.replacements                       1056803                       # number of replacements
 system.l2c.sampled_refs                       1091452                       # Sample count of references to valid blocks.
 system.l2c.soft_prefetch_mshr_full                  0                       # number of mshr full events for SW prefetching instrutions
index a6db3884d4a2cb1fddcaf6d420f7a8fe9ed9483a..15e3ec649bbd3a0a83a9239336dc3b5cafc317f3 100644 (file)
@@ -36,6 +36,7 @@ side_b=system.membus.port[0]
 [system.cpu]
 type=AtomicSimpleCPU
 children=dcache dtb icache interrupts itb tracer
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
@@ -74,12 +75,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -111,12 +111,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -154,6 +153,7 @@ image=system.disk0.image
 type=CowDiskImage
 children=child
 child=system.disk0.image.child
+image_file=
 read_only=false
 table_size=65536
 
@@ -173,6 +173,7 @@ image=system.disk2.image
 type=CowDiskImage
 children=child
 child=system.disk2.image.child
+image_file=
 read_only=false
 table_size=65536
 
@@ -207,12 +208,11 @@ latency=50000
 max_miss_count=0
 mem_side_filter_ranges=0:18446744073709551615
 mshrs=20
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=500000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -240,12 +240,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=92
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -375,16 +374,22 @@ pio=system.iobus.port[1]
 [system.tsunami.ethernet]
 type=NSGigE
 BAR0=1
+BAR0LegacyIO=false
 BAR0Size=256
 BAR1=0
+BAR1LegacyIO=false
 BAR1Size=4096
 BAR2=0
+BAR2LegacyIO=false
 BAR2Size=0
 BAR3=0
+BAR3LegacyIO=false
 BAR3Size=0
 BAR4=0
+BAR4LegacyIO=false
 BAR4Size=0
 BAR5=0
+BAR5LegacyIO=false
 BAR5Size=0
 BIST=0
 CacheLineSize=0
@@ -753,16 +758,22 @@ pio=system.iobus.port[22]
 [system.tsunami.ide]
 type=IdeController
 BAR0=1
+BAR0LegacyIO=false
 BAR0Size=8
 BAR1=1
+BAR1LegacyIO=false
 BAR1Size=4
 BAR2=1
+BAR2LegacyIO=false
 BAR2Size=8
 BAR3=1
+BAR3LegacyIO=false
 BAR3Size=4
 BAR4=1
+BAR4LegacyIO=false
 BAR4Size=16
 BAR5=1
+BAR5LegacyIO=false
 BAR5Size=0
 BIST=0
 CacheLineSize=0
index 1a557daf8aac86ff167c1561f948a37ebea2f156..83c71fc5cd4d3e6cb335ddaff185759d8734a26a 100755 (executable)
@@ -1,4 +1,5 @@
-warn: kernel located at: /dist/m5/system/binaries/vmlinux
 warn: Sockets disabled, not accepting terminal connections
+For more information see: http://www.m5sim.org/warn/8742226b
 warn: Sockets disabled, not accepting gdb connections
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
index 2ea90534e45bf2b14a1e20c1985ae59616a77cfe..778e7a3b439bc65a00d5279f73a090cb432eff46 100755 (executable)
@@ -5,12 +5,12 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec 14 2008 21:47:07
-M5 revision 5776:07905796d7bea4187139808b7de687a99cbc3141
-M5 commit date Sun Dec 14 21:45:15 2008 -0800
-M5 started Dec 14 2008 21:47:54
-M5 executing on tater
+M5 compiled Feb 16 2009 00:15:24
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:15:52
+M5 executing on zizzer
 command line: build/ALPHA_FS/m5.fast -d build/ALPHA_FS/tests/fast/quick/10.linux-boot/alpha/linux/tsunami-simple-atomic -re tests/run.py quick/10.linux-boot/alpha/linux/tsunami-simple-atomic
 Global frequency set at 1000000000000 ticks per second
+info: kernel located at: /dist/m5/system/binaries/vmlinux
 info: Entering event queue @ 0.  Starting simulation...
 Exiting @ tick 1829332258000 because m5_exit instruction encountered
index 19b0c43d9ff90c32ebc4cd6fb1fc08527b89cad3..749efa0bc80a5bac40a840600e0a277020adb42d 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                1610025                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 290828                       # Number of bytes of host memory used
-host_seconds                                    37.29                       # Real time elapsed on the host
-host_tick_rate                            49056237387                       # Simulator tick rate (ticks/s)
+host_inst_rate                                2844723                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 291452                       # Number of bytes of host memory used
+host_seconds                                    21.11                       # Real time elapsed on the host
+host_tick_rate                            86676065750                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                    60038305                       # Number of instructions simulated
 sim_seconds                                  1.829332                       # Number of seconds simulated
@@ -60,15 +60,6 @@ system.cpu.dcache.overall_mshr_miss_rate            0                       # ms
 system.cpu.dcache.overall_mshr_misses               0                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                2042700                       # number of replacements
 system.cpu.dcache.sampled_refs                2043212                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -128,15 +119,6 @@ system.cpu.icache.overall_mshr_miss_rate            0                       # ms
 system.cpu.icache.overall_mshr_misses               0                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                 919594                       # number of replacements
 system.cpu.icache.sampled_refs                 920106                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -291,15 +273,6 @@ system.iocache.overall_mshr_miss_rate               0                       # ms
 system.iocache.overall_mshr_misses                  0                       # number of overall MSHR misses
 system.iocache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.iocache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.iocache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.iocache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.iocache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.iocache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.iocache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.iocache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.iocache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.iocache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.iocache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.iocache.replacements                     41686                       # number of replacements
 system.iocache.sampled_refs                     41702                       # Sample count of references to valid blocks.
 system.iocache.soft_prefetch_mshr_full              0                       # number of mshr full events for SW prefetching instrutions
@@ -355,15 +328,6 @@ system.l2c.overall_mshr_miss_rate                   0                       # ms
 system.l2c.overall_mshr_misses                      0                       # number of overall MSHR misses
 system.l2c.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.l2c.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.l2c.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.l2c.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.l2c.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.l2c.prefetcher.num_hwpf_evicted              0                       # number of hwpf removed due to no buffer left
-system.l2c.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.l2c.prefetcher.num_hwpf_issued               0                       # number of hwpf issued
-system.l2c.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.l2c.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.l2c.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.l2c.replacements                       1050724                       # number of replacements
 system.l2c.sampled_refs                       1081067                       # Sample count of references to valid blocks.
 system.l2c.soft_prefetch_mshr_full                  0                       # number of mshr full events for SW prefetching instrutions
index de9bfc9e45e2da2fb45c2c201ba996ee2f87716a..f8e47e1b80428422bbd9290313ae363a8358475c 100644 (file)
@@ -36,6 +36,7 @@ side_b=system.membus.port[0]
 [system.cpu0]
 type=TimingSimpleCPU
 children=dcache dtb icache interrupts itb tracer
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
@@ -71,12 +72,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -108,12 +108,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -143,6 +142,7 @@ type=ExeTracer
 [system.cpu1]
 type=TimingSimpleCPU
 children=dcache dtb icache interrupts itb tracer
+checker=Null
 clock=500
 cpu_id=1
 defer_registration=false
@@ -178,12 +178,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -215,12 +214,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -258,6 +256,7 @@ image=system.disk0.image
 type=CowDiskImage
 children=child
 child=system.disk0.image.child
+image_file=
 read_only=false
 table_size=65536
 
@@ -277,6 +276,7 @@ image=system.disk2.image
 type=CowDiskImage
 children=child
 child=system.disk2.image.child
+image_file=
 read_only=false
 table_size=65536
 
@@ -311,12 +311,11 @@ latency=50000
 max_miss_count=0
 mem_side_filter_ranges=0:18446744073709551615
 mshrs=20
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=500000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -344,12 +343,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=92
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -479,16 +477,22 @@ pio=system.iobus.port[1]
 [system.tsunami.ethernet]
 type=NSGigE
 BAR0=1
+BAR0LegacyIO=false
 BAR0Size=256
 BAR1=0
+BAR1LegacyIO=false
 BAR1Size=4096
 BAR2=0
+BAR2LegacyIO=false
 BAR2Size=0
 BAR3=0
+BAR3LegacyIO=false
 BAR3Size=0
 BAR4=0
+BAR4LegacyIO=false
 BAR4Size=0
 BAR5=0
+BAR5LegacyIO=false
 BAR5Size=0
 BIST=0
 CacheLineSize=0
@@ -857,16 +861,22 @@ pio=system.iobus.port[22]
 [system.tsunami.ide]
 type=IdeController
 BAR0=1
+BAR0LegacyIO=false
 BAR0Size=8
 BAR1=1
+BAR1LegacyIO=false
 BAR1Size=4
 BAR2=1
+BAR2LegacyIO=false
 BAR2Size=8
 BAR3=1
+BAR3LegacyIO=false
 BAR3Size=4
 BAR4=1
+BAR4LegacyIO=false
 BAR4Size=16
 BAR5=1
+BAR5LegacyIO=false
 BAR5Size=0
 BIST=0
 CacheLineSize=0
index dad1cad88237a3e3f661a6cca73070d57d1c2a74..e077a7fd9c4c76ce3853491bd7ff05848dd1b55b 100755 (executable)
@@ -1,5 +1,7 @@
-warn: kernel located at: /dist/m5/system/binaries/vmlinux
 warn: Sockets disabled, not accepting terminal connections
+For more information see: http://www.m5sim.org/warn/8742226b
 warn: Sockets disabled, not accepting gdb connections
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: 591544000: Trying to launch CPU number 1!
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/8f7d2563
+hack: be nice to actually delete the event here
index 9f8bf8070787cb4701a07e51365ee0889d7f3297..6b56db9725d51119361d0d8b07efa4763663d48d 100755 (executable)
@@ -5,12 +5,12 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec 14 2008 21:47:07
-M5 revision 5776:07905796d7bea4187139808b7de687a99cbc3141
-M5 commit date Sun Dec 14 21:45:15 2008 -0800
-M5 started Dec 14 2008 21:47:52
-M5 executing on tater
+M5 compiled Feb 16 2009 00:15:24
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:15:51
+M5 executing on zizzer
 command line: build/ALPHA_FS/m5.fast -d build/ALPHA_FS/tests/fast/quick/10.linux-boot/alpha/linux/tsunami-simple-timing-dual -re tests/run.py quick/10.linux-boot/alpha/linux/tsunami-simple-timing-dual
 Global frequency set at 1000000000000 ticks per second
+info: kernel located at: /dist/m5/system/binaries/vmlinux
 info: Entering event queue @ 0.  Starting simulation...
 Exiting @ tick 1972135461000 because m5_exit instruction encountered
index 2f2449fdcf9605c4c61cf2f656d54bb0c8859236..4a675405317941d69d85185c19772e7ea750a518 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 741695                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 289172                       # Number of bytes of host memory used
-host_seconds                                    80.11                       # Real time elapsed on the host
-host_tick_rate                            24616375840                       # Simulator tick rate (ticks/s)
+host_inst_rate                                1382701                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 289788                       # Number of bytes of host memory used
+host_seconds                                    42.97                       # Real time elapsed on the host
+host_tick_rate                            45890646030                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                    59420593                       # Number of instructions simulated
 sim_seconds                                  1.972135                       # Number of seconds simulated
@@ -88,15 +88,6 @@ system.cpu0.dcache.overall_mshr_miss_rate     0.098910                       # m
 system.cpu0.dcache.overall_mshr_misses        1417958                       # number of overall MSHR misses
 system.cpu0.dcache.overall_mshr_uncacheable_latency   2124474000                       # number of overall MSHR uncacheable cycles
 system.cpu0.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu0.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu0.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu0.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu0.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu0.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu0.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu0.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu0.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu0.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu0.dcache.replacements               1338610                       # number of replacements
 system.cpu0.dcache.sampled_refs               1339122                       # Sample count of references to valid blocks.
 system.cpu0.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -162,15 +153,6 @@ system.cpu0.icache.overall_mshr_miss_rate     0.016917                       # m
 system.cpu0.icache.overall_mshr_misses         916324                       # number of overall MSHR misses
 system.cpu0.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu0.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu0.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu0.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu0.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu0.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu0.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu0.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu0.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu0.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu0.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu0.icache.replacements                915684                       # number of replacements
 system.cpu0.icache.sampled_refs                916195                       # Sample count of references to valid blocks.
 system.cpu0.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -356,15 +338,6 @@ system.cpu1.dcache.overall_mshr_miss_rate     0.037169                       # m
 system.cpu1.dcache.overall_mshr_misses          62092                       # number of overall MSHR misses
 system.cpu1.dcache.overall_mshr_uncacheable_latency    315545000                       # number of overall MSHR uncacheable cycles
 system.cpu1.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu1.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu1.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu1.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu1.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu1.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu1.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu1.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu1.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu1.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu1.dcache.replacements                 53724                       # number of replacements
 system.cpu1.dcache.sampled_refs                 54120                       # Sample count of references to valid blocks.
 system.cpu1.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -430,15 +403,6 @@ system.cpu1.icache.overall_mshr_miss_rate     0.016597                       # m
 system.cpu1.icache.overall_mshr_misses          87436                       # number of overall MSHR misses
 system.cpu1.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu1.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu1.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu1.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu1.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu1.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu1.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu1.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu1.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu1.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu1.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu1.icache.replacements                 86896                       # number of replacements
 system.cpu1.icache.sampled_refs                 87408                       # Sample count of references to valid blocks.
 system.cpu1.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -597,15 +561,6 @@ system.iocache.overall_mshr_miss_rate               1                       # ms
 system.iocache.overall_mshr_misses              41730                       # number of overall MSHR misses
 system.iocache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.iocache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.iocache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.iocache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.iocache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.iocache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.iocache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.iocache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.iocache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.iocache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.iocache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.iocache.replacements                     41698                       # number of replacements
 system.iocache.sampled_refs                     41714                       # Sample count of references to valid blocks.
 system.iocache.soft_prefetch_mshr_full              0                       # number of mshr full events for SW prefetching instrutions
@@ -684,15 +639,6 @@ system.l2c.overall_mshr_miss_rate            0.256233                       # ms
 system.l2c.overall_mshr_misses                 614222                       # number of overall MSHR misses
 system.l2c.overall_mshr_uncacheable_latency   2197317000                       # number of overall MSHR uncacheable cycles
 system.l2c.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.l2c.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.l2c.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.l2c.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.l2c.prefetcher.num_hwpf_evicted              0                       # number of hwpf removed due to no buffer left
-system.l2c.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.l2c.prefetcher.num_hwpf_issued               0                       # number of hwpf issued
-system.l2c.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.l2c.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.l2c.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.l2c.replacements                        399005                       # number of replacements
 system.l2c.sampled_refs                        430732                       # Sample count of references to valid blocks.
 system.l2c.soft_prefetch_mshr_full                  0                       # number of mshr full events for SW prefetching instrutions
index 3e8e043750b1dbddbeec7ecaf9a099596e150f08..468bf02485517c1cac4b67df6c26e3adc231d72c 100644 (file)
@@ -36,6 +36,7 @@ side_b=system.membus.port[0]
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache interrupts itb tracer
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
@@ -71,12 +72,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -108,12 +108,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -151,6 +150,7 @@ image=system.disk0.image
 type=CowDiskImage
 children=child
 child=system.disk0.image.child
+image_file=
 read_only=false
 table_size=65536
 
@@ -170,6 +170,7 @@ image=system.disk2.image
 type=CowDiskImage
 children=child
 child=system.disk2.image.child
+image_file=
 read_only=false
 table_size=65536
 
@@ -204,12 +205,11 @@ latency=50000
 max_miss_count=0
 mem_side_filter_ranges=0:18446744073709551615
 mshrs=20
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=500000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -237,12 +237,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=92
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -372,16 +371,22 @@ pio=system.iobus.port[1]
 [system.tsunami.ethernet]
 type=NSGigE
 BAR0=1
+BAR0LegacyIO=false
 BAR0Size=256
 BAR1=0
+BAR1LegacyIO=false
 BAR1Size=4096
 BAR2=0
+BAR2LegacyIO=false
 BAR2Size=0
 BAR3=0
+BAR3LegacyIO=false
 BAR3Size=0
 BAR4=0
+BAR4LegacyIO=false
 BAR4Size=0
 BAR5=0
+BAR5LegacyIO=false
 BAR5Size=0
 BIST=0
 CacheLineSize=0
@@ -750,16 +755,22 @@ pio=system.iobus.port[22]
 [system.tsunami.ide]
 type=IdeController
 BAR0=1
+BAR0LegacyIO=false
 BAR0Size=8
 BAR1=1
+BAR1LegacyIO=false
 BAR1Size=4
 BAR2=1
+BAR2LegacyIO=false
 BAR2Size=8
 BAR3=1
+BAR3LegacyIO=false
 BAR3Size=4
 BAR4=1
+BAR4LegacyIO=false
 BAR4Size=16
 BAR5=1
+BAR5LegacyIO=false
 BAR5Size=0
 BIST=0
 CacheLineSize=0
index 1a557daf8aac86ff167c1561f948a37ebea2f156..83c71fc5cd4d3e6cb335ddaff185759d8734a26a 100755 (executable)
@@ -1,4 +1,5 @@
-warn: kernel located at: /dist/m5/system/binaries/vmlinux
 warn: Sockets disabled, not accepting terminal connections
+For more information see: http://www.m5sim.org/warn/8742226b
 warn: Sockets disabled, not accepting gdb connections
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
index b196d52a3588a49173a2626f21bd96511658b4a3..ba86a45b93114cdc0817f443c398544a2ae153d2 100755 (executable)
@@ -5,12 +5,12 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec 14 2008 21:47:07
-M5 revision 5776:07905796d7bea4187139808b7de687a99cbc3141
-M5 commit date Sun Dec 14 21:45:15 2008 -0800
-M5 started Dec 14 2008 21:47:59
-M5 executing on tater
+M5 compiled Feb 16 2009 00:15:24
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:15:52
+M5 executing on zizzer
 command line: build/ALPHA_FS/m5.fast -d build/ALPHA_FS/tests/fast/quick/10.linux-boot/alpha/linux/tsunami-simple-timing -re tests/run.py quick/10.linux-boot/alpha/linux/tsunami-simple-timing
 Global frequency set at 1000000000000 ticks per second
+info: kernel located at: /dist/m5/system/binaries/vmlinux
 info: Entering event queue @ 0.  Starting simulation...
 Exiting @ tick 1930164593000 because m5_exit instruction encountered
index 76e60eed0df5bd57914950c76032d507372d3e52..cbf231e8502ad40a18c967e0cf10540258d28f63 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 715830                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 287924                       # Number of bytes of host memory used
-host_seconds                                    78.52                       # Real time elapsed on the host
-host_tick_rate                            24582295405                       # Simulator tick rate (ticks/s)
+host_inst_rate                                1953289                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 288556                       # Number of bytes of host memory used
+host_seconds                                    28.78                       # Real time elapsed on the host
+host_tick_rate                            67077404616                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                    56205703                       # Number of instructions simulated
 sim_seconds                                  1.930165                       # Number of seconds simulated
@@ -88,15 +88,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.097749                       # ms
 system.cpu.dcache.overall_mshr_misses         1471029                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency   2064006500                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                1391606                       # number of replacements
 system.cpu.dcache.sampled_refs                1392118                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -162,15 +153,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.016562                       # ms
 system.cpu.icache.overall_mshr_misses          931101                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                 930429                       # number of replacements
 system.cpu.icache.sampled_refs                 930940                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -337,15 +319,6 @@ system.iocache.overall_mshr_miss_rate               1                       # ms
 system.iocache.overall_mshr_misses              41725                       # number of overall MSHR misses
 system.iocache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.iocache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.iocache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.iocache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.iocache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.iocache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.iocache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.iocache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.iocache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.iocache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.iocache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.iocache.replacements                     41685                       # number of replacements
 system.iocache.sampled_refs                     41701                       # Sample count of references to valid blocks.
 system.iocache.soft_prefetch_mshr_full              0                       # number of mshr full events for SW prefetching instrutions
@@ -423,15 +396,6 @@ system.l2c.overall_mshr_miss_rate            0.263528                       # ms
 system.l2c.overall_mshr_misses                 612229                       # number of overall MSHR misses
 system.l2c.overall_mshr_uncacheable_latency   1857972500                       # number of overall MSHR uncacheable cycles
 system.l2c.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.l2c.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.l2c.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.l2c.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.l2c.prefetcher.num_hwpf_evicted              0                       # number of hwpf removed due to no buffer left
-system.l2c.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.l2c.prefetcher.num_hwpf_issued               0                       # number of hwpf issued
-system.l2c.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.l2c.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.l2c.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.l2c.replacements                        394928                       # number of replacements
 system.l2c.sampled_refs                        425903                       # Sample count of references to valid blocks.
 system.l2c.soft_prefetch_mshr_full                  0                       # number of mshr full events for SW prefetching instrutions
index 8362334574cfbdf8dba96b893aa42f91d4fa5c4d..014feb13e95d89fadba8ebfddecc5787b77cdd06 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=AtomicSimpleCPU
 children=dtb itb tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
index a1d152694779b8017ced4f92cf2da873d65b5509..c0312fe311019b7c76c3821eac7ec90c41523d38 100755 (executable)
@@ -1,4 +1,5 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
 
 gzip: stdout: Broken pipe
index 539afef681a1dd1bad98ebe2a820323936ede832..103b40a612a760a256c5d535aa87f09119d7c604 100755 (executable)
@@ -5,12 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:27:20
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:22:12
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/20.eio-short/alpha/eio/simple-atomic -re --stdout-file stdout --stderr-file stderr tests/run.py quick/20.eio-short/alpha/eio/simple-atomic
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/20.eio-short/alpha/eio/simple-atomic -re tests/run.py quick/20.eio-short/alpha/eio/simple-atomic
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 main dictionary has 1245 entries
index 51d5de7dcd94d9f2c12919fae80a88f2322d3c6b..1e8dfa007d066290e4071d95159aabfd7e14c29f 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                4911987                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 189996                       # Number of bytes of host memory used
-host_seconds                                     0.10                       # Real time elapsed on the host
-host_tick_rate                             2448419888                       # Simulator tick rate (ticks/s)
+host_inst_rate                                4171159                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 191588                       # Number of bytes of host memory used
+host_seconds                                     0.12                       # Real time elapsed on the host
+host_tick_rate                             2080999983                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                      500001                       # Number of instructions simulated
 sim_seconds                                  0.000250                       # Number of seconds simulated
index 0f1cefdac737f75083a3399e6fb79c2d6f7fa2a6..84839b10d0f7511979d92dbed42f964d4def81e2 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu]
 type=TimingSimpleCPU
 children=dcache dtb icache itb l2cache toL2Bus tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu.dtb
 function_trace=false
 function_trace_start=0
@@ -43,12 +46,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -80,12 +82,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -117,12 +118,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=10
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index a1d152694779b8017ced4f92cf2da873d65b5509..c0312fe311019b7c76c3821eac7ec90c41523d38 100755 (executable)
@@ -1,4 +1,5 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
 
 gzip: stdout: Broken pipe
index 337a3a052905a37678c049a2f38fdab0a6dcc728..d93e922923f1777beaf4b29174eca55d9087dcbe 100755 (executable)
@@ -5,12 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:29:51
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:22:12
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/20.eio-short/alpha/eio/simple-timing -re --stdout-file stdout --stderr-file stderr tests/run.py quick/20.eio-short/alpha/eio/simple-timing
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/20.eio-short/alpha/eio/simple-timing -re tests/run.py quick/20.eio-short/alpha/eio/simple-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 main dictionary has 1245 entries
index 0414214924c9b5e6618b2ae3ad8853bb15200d1d..66e101984125571816209542c08fcec117d49986 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 883179                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 197372                       # Number of bytes of host memory used
-host_seconds                                     0.57                       # Real time elapsed on the host
-host_tick_rate                             1301859777                       # Simulator tick rate (ticks/s)
+host_inst_rate                                1619389                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 199040                       # Number of bytes of host memory used
+host_seconds                                     0.31                       # Real time elapsed on the host
+host_tick_rate                             2386410783                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                      500001                       # Number of instructions simulated
 sim_seconds                                  0.000737                       # Number of seconds simulated
@@ -64,15 +64,6 @@ system.cpu.dcache.overall_mshr_miss_rate     0.003463                       # ms
 system.cpu.dcache.overall_mshr_misses             626                       # number of overall MSHR misses
 system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.dcache.replacements                      0                       # number of replacements
 system.cpu.dcache.sampled_refs                    454                       # Sample count of references to valid blocks.
 system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -138,15 +129,6 @@ system.cpu.icache.overall_mshr_miss_rate     0.000806                       # ms
 system.cpu.icache.overall_mshr_misses             403                       # number of overall MSHR misses
 system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.icache.replacements                      0                       # number of replacements
 system.cpu.icache.sampled_refs                    403                       # Sample count of references to valid blocks.
 system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -222,15 +204,6 @@ system.cpu.l2cache.overall_mshr_miss_rate            1                       # m
 system.cpu.l2cache.overall_mshr_misses            857                       # number of overall MSHR misses
 system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu.l2cache.replacements                     0                       # number of replacements
 system.cpu.l2cache.sampled_refs                   546                       # Sample count of references to valid blocks.
 system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
index 78394da2807db83249ea6c65586159754220f341..af926f81cdd62a0c3298c3c504ce8ee80b4bbeda 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu0]
 type=AtomicSimpleCPU
 children=dcache dtb icache itb tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu0.dtb
 function_trace=false
 function_trace_start=0
@@ -46,12 +49,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -83,12 +85,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -125,9 +126,12 @@ system=system
 [system.cpu1]
 type=AtomicSimpleCPU
 children=dcache dtb icache itb tracer workload
+checker=Null
 clock=500
 cpu_id=1
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu1.dtb
 function_trace=false
 function_trace_start=0
@@ -159,12 +163,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -196,12 +199,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -238,9 +240,12 @@ system=system
 [system.cpu2]
 type=AtomicSimpleCPU
 children=dcache dtb icache itb tracer workload
+checker=Null
 clock=500
 cpu_id=2
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu2.dtb
 function_trace=false
 function_trace_start=0
@@ -272,12 +277,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -309,12 +313,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -351,9 +354,12 @@ system=system
 [system.cpu3]
 type=AtomicSimpleCPU
 children=dcache dtb icache itb tracer workload
+checker=Null
 clock=500
 cpu_id=3
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu3.dtb
 function_trace=false
 function_trace_start=0
@@ -385,12 +391,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -422,12 +427,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -472,12 +476,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=92
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index 496a7244fa019a666bf1b3cc57d40849f2e7df1c..75c83d35074193b1a56a6c7705ea7af471b3f7e3 100755 (executable)
@@ -1,5 +1,6 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
 
 gzip: stdout: Broken pipe
 
index b1dd747a5bc80857875a27d2fa5fe815e9e573ef..0c841053d573f19251ad0b542678aeb353585ead 100755 (executable)
@@ -5,12 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:21:45
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:22:11
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/30.eio-mp/alpha/eio/simple-atomic-mp -re --stdout-file stdout --stderr-file stderr tests/run.py quick/30.eio-mp/alpha/eio/simple-atomic-mp
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/30.eio-mp/alpha/eio/simple-atomic-mp -re tests/run.py quick/30.eio-mp/alpha/eio/simple-atomic-mp
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 main dictionary has 1245 entries
index 12655b8fd06a4acaf8d9c1dc46ea69cc2fbb0446..aecd60ac7372b80e80c52fbefc042da3b21ca87c 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                2958551                       # Simulator instruction rate (inst/s)
-host_mem_usage                                1121980                       # Number of bytes of host memory used
-host_seconds                                     0.68                       # Real time elapsed on the host
-host_tick_rate                              369689554                       # Simulator tick rate (ticks/s)
+host_inst_rate                                4658528                       # Simulator instruction rate (inst/s)
+host_mem_usage                                1123612                       # Number of bytes of host memory used
+host_seconds                                     0.43                       # Real time elapsed on the host
+host_tick_rate                              582033733                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                     2000004                       # Number of instructions simulated
 sim_seconds                                  0.000250                       # Number of seconds simulated
@@ -52,15 +52,6 @@ system.cpu0.dcache.overall_mshr_miss_rate            0                       # m
 system.cpu0.dcache.overall_mshr_misses              0                       # number of overall MSHR misses
 system.cpu0.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu0.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu0.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu0.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu0.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu0.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu0.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu0.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu0.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu0.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu0.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu0.dcache.replacements                    61                       # number of replacements
 system.cpu0.dcache.sampled_refs                   463                       # Sample count of references to valid blocks.
 system.cpu0.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -120,15 +111,6 @@ system.cpu0.icache.overall_mshr_miss_rate            0                       # m
 system.cpu0.icache.overall_mshr_misses              0                       # number of overall MSHR misses
 system.cpu0.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu0.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu0.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu0.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu0.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu0.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu0.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu0.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu0.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu0.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu0.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu0.icache.replacements                   152                       # number of replacements
 system.cpu0.icache.sampled_refs                   463                       # Sample count of references to valid blocks.
 system.cpu0.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -190,15 +172,6 @@ system.cpu1.dcache.overall_mshr_miss_rate            0                       # m
 system.cpu1.dcache.overall_mshr_misses              0                       # number of overall MSHR misses
 system.cpu1.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu1.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu1.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu1.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu1.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu1.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu1.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu1.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu1.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu1.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu1.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu1.dcache.replacements                    61                       # number of replacements
 system.cpu1.dcache.sampled_refs                   463                       # Sample count of references to valid blocks.
 system.cpu1.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -258,15 +231,6 @@ system.cpu1.icache.overall_mshr_miss_rate            0                       # m
 system.cpu1.icache.overall_mshr_misses              0                       # number of overall MSHR misses
 system.cpu1.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu1.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu1.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu1.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu1.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu1.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu1.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu1.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu1.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu1.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu1.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu1.icache.replacements                   152                       # number of replacements
 system.cpu1.icache.sampled_refs                   463                       # Sample count of references to valid blocks.
 system.cpu1.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -328,15 +292,6 @@ system.cpu2.dcache.overall_mshr_miss_rate            0                       # m
 system.cpu2.dcache.overall_mshr_misses              0                       # number of overall MSHR misses
 system.cpu2.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu2.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu2.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu2.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu2.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu2.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu2.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu2.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu2.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu2.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu2.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu2.dcache.replacements                    61                       # number of replacements
 system.cpu2.dcache.sampled_refs                   463                       # Sample count of references to valid blocks.
 system.cpu2.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -396,15 +351,6 @@ system.cpu2.icache.overall_mshr_miss_rate            0                       # m
 system.cpu2.icache.overall_mshr_misses              0                       # number of overall MSHR misses
 system.cpu2.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu2.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu2.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu2.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu2.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu2.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu2.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu2.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu2.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu2.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu2.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu2.icache.replacements                   152                       # number of replacements
 system.cpu2.icache.sampled_refs                   463                       # Sample count of references to valid blocks.
 system.cpu2.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -466,15 +412,6 @@ system.cpu3.dcache.overall_mshr_miss_rate            0                       # m
 system.cpu3.dcache.overall_mshr_misses              0                       # number of overall MSHR misses
 system.cpu3.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu3.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu3.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu3.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu3.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu3.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu3.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu3.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu3.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu3.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu3.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu3.dcache.replacements                    61                       # number of replacements
 system.cpu3.dcache.sampled_refs                   463                       # Sample count of references to valid blocks.
 system.cpu3.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -534,15 +471,6 @@ system.cpu3.icache.overall_mshr_miss_rate            0                       # m
 system.cpu3.icache.overall_mshr_misses              0                       # number of overall MSHR misses
 system.cpu3.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu3.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu3.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu3.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu3.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu3.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu3.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu3.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu3.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu3.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu3.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu3.icache.replacements                   152                       # number of replacements
 system.cpu3.icache.sampled_refs                   463                       # Sample count of references to valid blocks.
 system.cpu3.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -608,15 +536,6 @@ system.l2c.overall_mshr_miss_rate                   0                       # ms
 system.l2c.overall_mshr_misses                      0                       # number of overall MSHR misses
 system.l2c.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.l2c.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.l2c.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.l2c.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.l2c.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.l2c.prefetcher.num_hwpf_evicted              0                       # number of hwpf removed due to no buffer left
-system.l2c.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.l2c.prefetcher.num_hwpf_issued               0                       # number of hwpf issued
-system.l2c.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.l2c.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.l2c.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.l2c.replacements                             0                       # number of replacements
 system.l2c.sampled_refs                          2300                       # Sample count of references to valid blocks.
 system.l2c.soft_prefetch_mshr_full                  0                       # number of mshr full events for SW prefetching instrutions
index 0077a0004157565ad76b8b382e5acc186325ae09..2d269877c295cf41ac4512d04562f658bdbc941a 100644 (file)
@@ -12,9 +12,12 @@ physmem=system.physmem
 [system.cpu0]
 type=TimingSimpleCPU
 children=dcache dtb icache itb tracer workload
+checker=Null
 clock=500
 cpu_id=0
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu0.dtb
 function_trace=false
 function_trace_start=0
@@ -43,12 +46,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -80,12 +82,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -122,9 +123,12 @@ system=system
 [system.cpu1]
 type=TimingSimpleCPU
 children=dcache dtb icache itb tracer workload
+checker=Null
 clock=500
 cpu_id=1
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu1.dtb
 function_trace=false
 function_trace_start=0
@@ -153,12 +157,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -190,12 +193,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -232,9 +234,12 @@ system=system
 [system.cpu2]
 type=TimingSimpleCPU
 children=dcache dtb icache itb tracer workload
+checker=Null
 clock=500
 cpu_id=2
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu2.dtb
 function_trace=false
 function_trace_start=0
@@ -263,12 +268,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -300,12 +304,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -342,9 +345,12 @@ system=system
 [system.cpu3]
 type=TimingSimpleCPU
 children=dcache dtb icache itb tracer workload
+checker=Null
 clock=500
 cpu_id=3
 defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
 dtb=system.cpu3.dtb
 function_trace=false
 function_trace_start=0
@@ -373,12 +379,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -410,12 +415,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=4
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -460,12 +464,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=92
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index 496a7244fa019a666bf1b3cc57d40849f2e7df1c..75c83d35074193b1a56a6c7705ea7af471b3f7e3 100755 (executable)
@@ -1,5 +1,6 @@
 warn: Sockets disabled, not accepting gdb connections
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/d946bea6
+hack: be nice to actually delete the event here
 
 gzip: stdout: Broken pipe
 
index edbace7b2f6d03110e337a37b181aff2011b5cc8..edab149505469a6d5e25a9df1346a2fbdce23976 100755 (executable)
@@ -5,12 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:30:50
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:22:12
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/30.eio-mp/alpha/eio/simple-timing-mp -re --stdout-file stdout --stderr-file stderr tests/run.py quick/30.eio-mp/alpha/eio/simple-timing-mp
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/30.eio-mp/alpha/eio/simple-timing-mp -re tests/run.py quick/30.eio-mp/alpha/eio/simple-timing-mp
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 main dictionary has 1245 entries
index 5dc3a25b68f4e34888dbc1a91d4d261391b629b8..1fb750134af1aeef2567787a7e31b74fb369658f 100644 (file)
@@ -1,9 +1,9 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                1370296                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 204468                       # Number of bytes of host memory used
-host_seconds                                     1.46                       # Real time elapsed on the host
-host_tick_rate                              505820394                       # Simulator tick rate (ticks/s)
+host_inst_rate                                1521087                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 206108                       # Number of bytes of host memory used
+host_seconds                                     1.32                       # Real time elapsed on the host
+host_tick_rate                              561475161                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                     1999941                       # Number of instructions simulated
 sim_seconds                                  0.000738                       # Number of seconds simulated
@@ -64,15 +64,6 @@ system.cpu0.dcache.overall_mshr_miss_rate     0.003513                       # m
 system.cpu0.dcache.overall_mshr_misses            635                       # number of overall MSHR misses
 system.cpu0.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu0.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu0.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu0.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu0.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu0.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu0.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu0.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu0.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu0.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu0.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu0.dcache.replacements                    61                       # number of replacements
 system.cpu0.dcache.sampled_refs                   463                       # Sample count of references to valid blocks.
 system.cpu0.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -138,15 +129,6 @@ system.cpu0.icache.overall_mshr_miss_rate     0.000926                       # m
 system.cpu0.icache.overall_mshr_misses            463                       # number of overall MSHR misses
 system.cpu0.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu0.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu0.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu0.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu0.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu0.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu0.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu0.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu0.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu0.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu0.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu0.icache.replacements                   152                       # number of replacements
 system.cpu0.icache.sampled_refs                   463                       # Sample count of references to valid blocks.
 system.cpu0.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -220,15 +202,6 @@ system.cpu1.dcache.overall_mshr_miss_rate     0.003513                       # m
 system.cpu1.dcache.overall_mshr_misses            635                       # number of overall MSHR misses
 system.cpu1.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu1.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu1.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu1.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu1.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu1.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu1.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu1.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu1.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu1.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu1.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu1.dcache.replacements                    61                       # number of replacements
 system.cpu1.dcache.sampled_refs                   463                       # Sample count of references to valid blocks.
 system.cpu1.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -294,15 +267,6 @@ system.cpu1.icache.overall_mshr_miss_rate     0.000926                       # m
 system.cpu1.icache.overall_mshr_misses            463                       # number of overall MSHR misses
 system.cpu1.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu1.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu1.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu1.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu1.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu1.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu1.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu1.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu1.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu1.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu1.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu1.icache.replacements                   152                       # number of replacements
 system.cpu1.icache.sampled_refs                   463                       # Sample count of references to valid blocks.
 system.cpu1.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -376,15 +340,6 @@ system.cpu2.dcache.overall_mshr_miss_rate     0.003513                       # m
 system.cpu2.dcache.overall_mshr_misses            635                       # number of overall MSHR misses
 system.cpu2.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu2.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu2.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu2.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu2.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu2.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu2.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu2.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu2.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu2.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu2.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu2.dcache.replacements                    61                       # number of replacements
 system.cpu2.dcache.sampled_refs                   463                       # Sample count of references to valid blocks.
 system.cpu2.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -450,15 +405,6 @@ system.cpu2.icache.overall_mshr_miss_rate     0.000926                       # m
 system.cpu2.icache.overall_mshr_misses            463                       # number of overall MSHR misses
 system.cpu2.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu2.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu2.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu2.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu2.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu2.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu2.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu2.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu2.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu2.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu2.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu2.icache.replacements                   152                       # number of replacements
 system.cpu2.icache.sampled_refs                   463                       # Sample count of references to valid blocks.
 system.cpu2.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -532,15 +478,6 @@ system.cpu3.dcache.overall_mshr_miss_rate     0.003513                       # m
 system.cpu3.dcache.overall_mshr_misses            635                       # number of overall MSHR misses
 system.cpu3.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu3.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu3.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu3.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu3.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu3.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu3.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu3.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu3.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu3.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu3.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu3.dcache.replacements                    61                       # number of replacements
 system.cpu3.dcache.sampled_refs                   463                       # Sample count of references to valid blocks.
 system.cpu3.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -606,15 +543,6 @@ system.cpu3.icache.overall_mshr_miss_rate     0.000926                       # m
 system.cpu3.icache.overall_mshr_misses            463                       # number of overall MSHR misses
 system.cpu3.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.cpu3.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu3.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu3.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu3.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu3.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu3.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu3.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu3.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu3.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu3.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu3.icache.replacements                   152                       # number of replacements
 system.cpu3.icache.sampled_refs                   463                       # Sample count of references to valid blocks.
 system.cpu3.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
@@ -698,15 +626,6 @@ system.l2c.overall_mshr_miss_rate            0.925486                       # ms
 system.l2c.overall_mshr_misses                   3428                       # number of overall MSHR misses
 system.l2c.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
 system.l2c.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.l2c.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.l2c.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.l2c.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.l2c.prefetcher.num_hwpf_evicted              0                       # number of hwpf removed due to no buffer left
-system.l2c.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.l2c.prefetcher.num_hwpf_issued               0                       # number of hwpf issued
-system.l2c.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.l2c.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.l2c.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.l2c.replacements                             0                       # number of replacements
 system.l2c.sampled_refs                          2300                       # Sample count of references to valid blocks.
 system.l2c.soft_prefetch_mshr_full                  0                       # number of mshr full events for SW prefetching instrutions
index 3ae48f3b43d6ad13e1546777ee556b218d159ca0..f9dfac7de9c53e538a88e7cd997c42336f94a601 100644 (file)
@@ -36,12 +36,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=12
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -85,12 +84,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=12
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -134,12 +132,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=12
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -183,12 +180,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=12
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -232,12 +228,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=12
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -281,12 +276,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=12
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -330,12 +324,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=12
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -379,12 +372,11 @@ latency=1000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=12
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=10000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
@@ -422,12 +414,11 @@ latency=10000
 max_miss_count=0
 mem_side_filter_ranges=
 mshrs=92
-prefetch_access=false
 prefetch_cache_check_push=true
 prefetch_data_accesses_only=false
 prefetch_degree=1
 prefetch_latency=100000
-prefetch_miss=false
+prefetch_on_access=false
 prefetch_past_page=false
 prefetch_policy=none
 prefetch_serial_squash=false
index 5076526268637bc9ea28703787664f5ea1c3292b..b09f497b8a5fb34e0a43e46864f8d4be5e7d8aa9 100755 (executable)
@@ -71,4 +71,4 @@ system.cpu5: completed 90000 read accesses @243633950
 system.cpu4: completed 90000 read accesses @243710816
 system.cpu2: completed 90000 read accesses @243974160
 system.cpu6: completed 100000 read accesses @268915439
-warn: be nice to actually delete the event here
+hack: be nice to actually delete the event here
index a9b5dbd1adb9dd591a45b9443300877ffba346a9..9d66255a066ce36bef79b42e13055af63bf8ead8 100755 (executable)
@@ -5,12 +5,11 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec  4 2008 21:21:43
-M5 revision 5755:d6a5329ec79b40f273fe6dacb70354f281725652
-M5 commit date Thu Dec 04 18:04:32 2008 -0500
-M5 started Dec  4 2008 21:21:45
+M5 compiled Feb 16 2009 00:22:05
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:22:11
 M5 executing on zizzer
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/50.memtest/alpha/linux/memtest -re --stdout-file stdout --stderr-file stderr tests/run.py quick/50.memtest/alpha/linux/memtest
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/50.memtest/alpha/linux/memtest -re tests/run.py quick/50.memtest/alpha/linux/memtest
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 Exiting @ tick 268915439 because maximum number of loads reached
index 07a437af03d12df50af796f906a6ad447656c095..7f0400045547559c56f55d97e4f3d2bc570ef497 100644 (file)
@@ -1,8 +1,8 @@
 
 ---------- Begin Simulation Statistics ----------
-host_mem_usage                                 324480                       # Number of bytes of host memory used
-host_seconds                                   257.27                       # Real time elapsed on the host
-host_tick_rate                                1045249                       # Simulator tick rate (ticks/s)
+host_mem_usage                                 326140                       # Number of bytes of host memory used
+host_seconds                                   207.97                       # Real time elapsed on the host
+host_tick_rate                                1293031                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_seconds                                  0.000269                       # Number of seconds simulated
 sim_ticks                                   268915439                       # Number of ticks simulated
@@ -66,15 +66,6 @@ system.cpu0.l1c.overall_mshr_miss_rate       0.875088                       # ms
 system.cpu0.l1c.overall_mshr_misses             60767                       # number of overall MSHR misses
 system.cpu0.l1c.overall_mshr_uncacheable_latency   1353267171                       # number of overall MSHR uncacheable cycles
 system.cpu0.l1c.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu0.l1c.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu0.l1c.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu0.l1c.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu0.l1c.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu0.l1c.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu0.l1c.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu0.l1c.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu0.l1c.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu0.l1c.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu0.l1c.replacements                    28158                       # number of replacements
 system.cpu0.l1c.sampled_refs                    28502                       # Sample count of references to valid blocks.
 system.cpu0.l1c.soft_prefetch_mshr_full             0                       # number of mshr full events for SW prefetching instrutions
@@ -145,15 +136,6 @@ system.cpu1.l1c.overall_mshr_miss_rate       0.876074                       # ms
 system.cpu1.l1c.overall_mshr_misses             60450                       # number of overall MSHR misses
 system.cpu1.l1c.overall_mshr_uncacheable_latency   1346826370                       # number of overall MSHR uncacheable cycles
 system.cpu1.l1c.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu1.l1c.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu1.l1c.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu1.l1c.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu1.l1c.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu1.l1c.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu1.l1c.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu1.l1c.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu1.l1c.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu1.l1c.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu1.l1c.replacements                    27563                       # number of replacements
 system.cpu1.l1c.sampled_refs                    27921                       # Sample count of references to valid blocks.
 system.cpu1.l1c.soft_prefetch_mshr_full             0                       # number of mshr full events for SW prefetching instrutions
@@ -224,15 +206,6 @@ system.cpu2.l1c.overall_mshr_miss_rate       0.877723                       # ms
 system.cpu2.l1c.overall_mshr_misses             60562                       # number of overall MSHR misses
 system.cpu2.l1c.overall_mshr_uncacheable_latency   1332423623                       # number of overall MSHR uncacheable cycles
 system.cpu2.l1c.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu2.l1c.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu2.l1c.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu2.l1c.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu2.l1c.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu2.l1c.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu2.l1c.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu2.l1c.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu2.l1c.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu2.l1c.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu2.l1c.replacements                    27725                       # number of replacements
 system.cpu2.l1c.sampled_refs                    28081                       # Sample count of references to valid blocks.
 system.cpu2.l1c.soft_prefetch_mshr_full             0                       # number of mshr full events for SW prefetching instrutions
@@ -303,15 +276,6 @@ system.cpu3.l1c.overall_mshr_miss_rate       0.876426                       # ms
 system.cpu3.l1c.overall_mshr_misses             60533                       # number of overall MSHR misses
 system.cpu3.l1c.overall_mshr_uncacheable_latency   1344489859                       # number of overall MSHR uncacheable cycles
 system.cpu3.l1c.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu3.l1c.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu3.l1c.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu3.l1c.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu3.l1c.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu3.l1c.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu3.l1c.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu3.l1c.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu3.l1c.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu3.l1c.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu3.l1c.replacements                    27562                       # number of replacements
 system.cpu3.l1c.sampled_refs                    27915                       # Sample count of references to valid blocks.
 system.cpu3.l1c.soft_prefetch_mshr_full             0                       # number of mshr full events for SW prefetching instrutions
@@ -382,15 +346,6 @@ system.cpu4.l1c.overall_mshr_miss_rate       0.877493                       # ms
 system.cpu4.l1c.overall_mshr_misses             60418                       # number of overall MSHR misses
 system.cpu4.l1c.overall_mshr_uncacheable_latency   1350722770                       # number of overall MSHR uncacheable cycles
 system.cpu4.l1c.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu4.l1c.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu4.l1c.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu4.l1c.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu4.l1c.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu4.l1c.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu4.l1c.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu4.l1c.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu4.l1c.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu4.l1c.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu4.l1c.replacements                    27721                       # number of replacements
 system.cpu4.l1c.sampled_refs                    28078                       # Sample count of references to valid blocks.
 system.cpu4.l1c.soft_prefetch_mshr_full             0                       # number of mshr full events for SW prefetching instrutions
@@ -461,15 +416,6 @@ system.cpu5.l1c.overall_mshr_miss_rate       0.878516                       # ms
 system.cpu5.l1c.overall_mshr_misses             60470                       # number of overall MSHR misses
 system.cpu5.l1c.overall_mshr_uncacheable_latency   1358757678                       # number of overall MSHR uncacheable cycles
 system.cpu5.l1c.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu5.l1c.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu5.l1c.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu5.l1c.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu5.l1c.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu5.l1c.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu5.l1c.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu5.l1c.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu5.l1c.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu5.l1c.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu5.l1c.replacements                    27632                       # number of replacements
 system.cpu5.l1c.sampled_refs                    27965                       # Sample count of references to valid blocks.
 system.cpu5.l1c.soft_prefetch_mshr_full             0                       # number of mshr full events for SW prefetching instrutions
@@ -540,15 +486,6 @@ system.cpu6.l1c.overall_mshr_miss_rate       0.878966                       # ms
 system.cpu6.l1c.overall_mshr_misses             60973                       # number of overall MSHR misses
 system.cpu6.l1c.overall_mshr_uncacheable_latency   1360988652                       # number of overall MSHR uncacheable cycles
 system.cpu6.l1c.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu6.l1c.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu6.l1c.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu6.l1c.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu6.l1c.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu6.l1c.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu6.l1c.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu6.l1c.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu6.l1c.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu6.l1c.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu6.l1c.replacements                    28139                       # number of replacements
 system.cpu6.l1c.sampled_refs                    28470                       # Sample count of references to valid blocks.
 system.cpu6.l1c.soft_prefetch_mshr_full             0                       # number of mshr full events for SW prefetching instrutions
@@ -619,15 +556,6 @@ system.cpu7.l1c.overall_mshr_miss_rate       0.876946                       # ms
 system.cpu7.l1c.overall_mshr_misses             60440                       # number of overall MSHR misses
 system.cpu7.l1c.overall_mshr_uncacheable_latency   1352128927                       # number of overall MSHR uncacheable cycles
 system.cpu7.l1c.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.cpu7.l1c.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.cpu7.l1c.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.cpu7.l1c.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.cpu7.l1c.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
-system.cpu7.l1c.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.cpu7.l1c.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
-system.cpu7.l1c.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.cpu7.l1c.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.cpu7.l1c.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.cpu7.l1c.replacements                    27627                       # number of replacements
 system.cpu7.l1c.sampled_refs                    27994                       # Sample count of references to valid blocks.
 system.cpu7.l1c.soft_prefetch_mshr_full             0                       # number of mshr full events for SW prefetching instrutions
@@ -711,15 +639,6 @@ system.l2c.overall_mshr_miss_rate            0.570509                       # ms
 system.l2c.overall_mshr_misses                 121555                       # number of overall MSHR misses
 system.l2c.overall_mshr_uncacheable_latency   4880792865                       # number of overall MSHR uncacheable cycles
 system.l2c.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
-system.l2c.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
-system.l2c.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
-system.l2c.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
-system.l2c.prefetcher.num_hwpf_evicted              0                       # number of hwpf removed due to no buffer left
-system.l2c.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
-system.l2c.prefetcher.num_hwpf_issued               0                       # number of hwpf issued
-system.l2c.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
-system.l2c.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
-system.l2c.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
 system.l2c.replacements                         73303                       # number of replacements
 system.l2c.sampled_refs                         73894                       # Sample count of references to valid blocks.
 system.l2c.soft_prefetch_mshr_full                  0                       # number of mshr full events for SW prefetching instrutions
index 3bf761d3494d4d72c065dbeae61af7f39d9bcf94..a2a52df642972da09d532ef29452415c46b49a1d 100644 (file)
@@ -14,7 +14,7 @@ kernel=/dist/m5/system/binaries/vmlinux
 mem_mode=atomic
 pal=/dist/m5/system/binaries/ts_osfpal
 physmem=drivesys.physmem
-readfile=/home/gblack/m5/repos/m5.x86fs/configs/boot/netperf-server.rcS
+readfile=/z/stever/hg/m5/configs/boot/netperf-server.rcS
 symbolfile=
 system_rev=1024
 system_type=34
@@ -36,6 +36,7 @@ side_b=drivesys.membus.port[0]
 [drivesys.cpu]
 type=AtomicSimpleCPU
 children=dtb interrupts itb tracer
+checker=Null
 clock=1
 cpu_id=0
 defer_registration=false
@@ -88,6 +89,7 @@ image=drivesys.disk0.image
 type=CowDiskImage
 children=child
 child=drivesys.disk0.image.child
+image_file=
 read_only=false
 table_size=65536
 
@@ -107,6 +109,7 @@ image=drivesys.disk2.image
 type=CowDiskImage
 children=child
 child=drivesys.disk2.image.child
+image_file=
 read_only=false
 table_size=65536
 
@@ -215,16 +218,22 @@ pio=drivesys.iobus.port[1]
 [drivesys.tsunami.ethernet]
 type=NSGigE
 BAR0=1
+BAR0LegacyIO=false
 BAR0Size=256
 BAR1=0
+BAR1LegacyIO=false
 BAR1Size=4096
 BAR2=0
+BAR2LegacyIO=false
 BAR2Size=0
 BAR3=0
+BAR3LegacyIO=false
 BAR3Size=0
 BAR4=0
+BAR4LegacyIO=false
 BAR4Size=0
 BAR5=0
+BAR5LegacyIO=false
 BAR5Size=0
 BIST=0
 CacheLineSize=0
@@ -594,16 +603,22 @@ pio=drivesys.iobus.port[22]
 [drivesys.tsunami.ide]
 type=IdeController
 BAR0=1
+BAR0LegacyIO=false
 BAR0Size=8
 BAR1=1
+BAR1LegacyIO=false
 BAR1Size=4
 BAR2=1
+BAR2LegacyIO=false
 BAR2Size=8
 BAR3=1
+BAR3LegacyIO=false
 BAR3Size=4
 BAR4=1
+BAR4LegacyIO=false
 BAR4Size=16
 BAR5=1
+BAR5LegacyIO=false
 BAR5Size=0
 BIST=0
 CacheLineSize=0
@@ -703,7 +718,7 @@ kernel=/dist/m5/system/binaries/vmlinux
 mem_mode=atomic
 pal=/dist/m5/system/binaries/ts_osfpal
 physmem=testsys.physmem
-readfile=/home/gblack/m5/repos/m5.x86fs/configs/boot/netperf-stream-client.rcS
+readfile=/z/stever/hg/m5/configs/boot/netperf-stream-client.rcS
 symbolfile=
 system_rev=1024
 system_type=34
@@ -725,6 +740,7 @@ side_b=testsys.membus.port[0]
 [testsys.cpu]
 type=AtomicSimpleCPU
 children=dtb interrupts itb tracer
+checker=Null
 clock=1
 cpu_id=0
 defer_registration=false
@@ -777,6 +793,7 @@ image=testsys.disk0.image
 type=CowDiskImage
 children=child
 child=testsys.disk0.image.child
+image_file=
 read_only=false
 table_size=65536
 
@@ -796,6 +813,7 @@ image=testsys.disk2.image
 type=CowDiskImage
 children=child
 child=testsys.disk2.image.child
+image_file=
 read_only=false
 table_size=65536
 
@@ -904,16 +922,22 @@ pio=testsys.iobus.port[1]
 [testsys.tsunami.ethernet]
 type=NSGigE
 BAR0=1
+BAR0LegacyIO=false
 BAR0Size=256
 BAR1=0
+BAR1LegacyIO=false
 BAR1Size=4096
 BAR2=0
+BAR2LegacyIO=false
 BAR2Size=0
 BAR3=0
+BAR3LegacyIO=false
 BAR3Size=0
 BAR4=0
+BAR4LegacyIO=false
 BAR4Size=0
 BAR5=0
+BAR5LegacyIO=false
 BAR5Size=0
 BIST=0
 CacheLineSize=0
@@ -1283,16 +1307,22 @@ pio=testsys.iobus.port[22]
 [testsys.tsunami.ide]
 type=IdeController
 BAR0=1
+BAR0LegacyIO=false
 BAR0Size=8
 BAR1=1
+BAR1LegacyIO=false
 BAR1Size=4
 BAR2=1
+BAR2LegacyIO=false
 BAR2Size=8
 BAR3=1
+BAR3LegacyIO=false
 BAR3Size=4
 BAR4=1
+BAR4LegacyIO=false
 BAR4Size=16
 BAR5=1
+BAR5LegacyIO=false
 BAR5Size=0
 BIST=0
 CacheLineSize=0
index 73103c03f132eba59631912a58c11fc521f48f11..c18ca350544d9aa063797fcbae228abd87427467 100755 (executable)
@@ -1,6 +1,7 @@
-warn: kernel located at: /dist/m5/system/binaries/vmlinux
 warn: Sockets disabled, not accepting terminal connections
-warn: kernel located at: /dist/m5/system/binaries/vmlinux
+For more information see: http://www.m5sim.org/warn/8742226b
 warn: Sockets disabled, not accepting gdb connections
+For more information see: http://www.m5sim.org/warn/d946bea6
 warn: Obsolete M5 ivlb instruction encountered.
-warn: be nice to actually delete the event here
+For more information see: http://www.m5sim.org/warn/fcbd217d
+hack: be nice to actually delete the event here
index 361a090badffe854bf71f26c251e4017248b34ed..70f17d877e701ba3539c1f2686a55558e3a5343a 100755 (executable)
@@ -5,12 +5,13 @@ The Regents of The University of Michigan
 All Rights Reserved
 
 
-M5 compiled Dec 14 2008 21:47:07
-M5 revision 5776:07905796d7bea4187139808b7de687a99cbc3141
-M5 commit date Sun Dec 14 21:45:15 2008 -0800
-M5 started Dec 14 2008 21:48:20
-M5 executing on tater
+M5 compiled Feb 16 2009 00:15:24
+M5 revision d8c62c2eaaa6 5874 default qtip pf1 tip qbase
+M5 started Feb 16 2009 00:15:51
+M5 executing on zizzer
 command line: build/ALPHA_FS/m5.fast -d build/ALPHA_FS/tests/fast/quick/80.netperf-stream/alpha/linux/twosys-tsunami-simple-atomic -re tests/run.py quick/80.netperf-stream/alpha/linux/twosys-tsunami-simple-atomic
 Global frequency set at 1000000000000 ticks per second
+info: kernel located at: /dist/m5/system/binaries/vmlinux
+info: kernel located at: /dist/m5/system/binaries/vmlinux
 info: Entering event queue @ 0.  Starting simulation...
 Exiting @ tick 4300236804024 because checkpoint
index 80d312c00c23ff34ac750b0311e9720af6207f06..267fa9175777a147536da6b101ab2980c15636d8 100644 (file)
@@ -139,10 +139,10 @@ drivesys.tsunami.ethernet.txPPS                    25                       # Pa
 drivesys.tsunami.ethernet.txPackets                 5                       # Number of Packets Transmitted
 drivesys.tsunami.ethernet.txTcpChecksums            2                       # Number of tx TCP Checksums done by device
 drivesys.tsunami.ethernet.txUdpChecksums            0                       # Number of tx UDP Checksums done by device
-host_inst_rate                              184651715                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 478008                       # Number of bytes of host memory used
-host_seconds                                     1.48                       # Real time elapsed on the host
-host_tick_rate                           135077074315                       # Simulator tick rate (ticks/s)
+host_inst_rate                              151383583                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 478624                       # Number of bytes of host memory used
+host_seconds                                     1.81                       # Real time elapsed on the host
+host_tick_rate                           110738300112                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                   273374833                       # Number of instructions simulated
 sim_seconds                                  0.200001                       # Number of seconds simulated
@@ -381,10 +381,10 @@ drivesys.tsunami.ethernet.totalSwi                  0                       # to
 drivesys.tsunami.ethernet.totalTxDesc               0                       # total number of TxDesc written to ISR
 drivesys.tsunami.ethernet.totalTxIdle               0                       # total number of TxIdle written to ISR
 drivesys.tsunami.ethernet.totalTxOk                 0                       # total number of TxOk written to ISR
-host_inst_rate                           161951915284                       # Simulator instruction rate (inst/s)
-host_mem_usage                                 478008                       # Number of bytes of host memory used
+host_inst_rate                           133483805176                       # Simulator instruction rate (inst/s)
+host_mem_usage                                 478624                       # Number of bytes of host memory used
 host_seconds                                     0.00                       # Real time elapsed on the host
-host_tick_rate                              438603795                       # Simulator tick rate (ticks/s)
+host_tick_rate                              360871442                       # Simulator tick rate (ticks/s)
 sim_freq                                 1000000000000                       # Frequency of simulated ticks
 sim_insts                                   273374833                       # Number of instructions simulated
 sim_seconds                                  0.000001                       # Number of seconds simulated