added RADV, re-submitted 2019sep26
* [[nlnet_2019_gcc]] - submitted 2019sep23
* [[nlnet_2019_wishbone_streaming]] - submitted 2019sep26
-* [[nlnet_2019_standards]] - submitted 2019sep27
+* [[nlnet_2019_standards]] - submitted 2019sep27 - submitter found (phcomp)
# MESA RADV Discussion links
in one place for quick access. We will try our best to keep links here
up-to-date. Feel free to add more links here.
+# Libre-RISC-V Standards
+
+This list auto-generated from a page tag "standards":
+
+[[!inline pages="tagged(standards)" actions="no" archive="yes" quick="yes"]]
+
+
# RISC-V Instruction Set Architecture
The Libre RISC-V Project is building a hybrid CPU/GPU SoC. As the name
+[[!tag standards]]
+
# Simple-V (Parallelism Extension Proposal) Specification (Abridged)
* Copyright (C) 2017, 2018, 2019 Luke Kenneth Casson Leighton
+[[!tag standards]]
+
# Simple-V (Parallelism Extension Proposal) Appendix
* Copyright (C) 2017, 2018, 2019 Luke Kenneth Casson Leighton
+[[!tag standards]]
+
# Simple-V (Parallelism Extension Proposal) Specification
* Copyright (C) 2017, 2018, 2019 Luke Kenneth Casson Leighton
+[[!tag standards]]
+
# Bitmanip opcodes
These are bit manipulation opcodes that, if provided, augment SimpleV for
+[[!tag standards]]
+
MV.X and MV.swizzle
===================
+[[!tag standards]]
+
# SV setvl
sv.setvl allows optional setting of both MVL and of indirectly marking
+[[!tag standards]]
+
SimpleV Prefix (SVprefix) Proposal v0.3
=======================================
+[[!tag standards]]
+
# Simple-V (Parallelism Extension Proposal) Vector Block Format
* Copyright (C) 2017, 2018, 2019 Luke Kenneth Casson Leighton
+[[!tag standards]]
+
# Vector Operations Extension to SV
This extension is usually dependent on SV SUBVL being implemented. When SUBVL is set to define the length of a subvector the operations in this extension interpret the elements as a single vector.
+[[!tag standards]]
+
# FP Accuracy proposal
Credits:
+[[!tag standards]]
+
# Zftrans - transcendental operations
Summary: