rs6000: Some mfcr pattern simplification
authorSegher Boessenkool <segher@kernel.crashing.org>
Fri, 5 Oct 2018 19:40:36 +0000 (21:40 +0200)
committerSegher Boessenkool <segher@gcc.gnu.org>
Fri, 5 Oct 2018 19:40:36 +0000 (21:40 +0200)
* config/rs6000/rs6000.md (unnamed mfcr scc_comparison_operator
patterns): Merge SI and DI patterns to a GPR pattern.
(unnamed define_insn and define_split for record form of that): Merge
to a single define_insn_and_split pattern.

From-SVN: r264889

gcc/ChangeLog
gcc/config/rs6000/rs6000.md

index 53c9c89ce9a4f9c072afbde331f127798965dafb..8d754af220144acc15d5bdc4c9d8510f88b4c8e3 100644 (file)
@@ -1,3 +1,10 @@
+2018-10-05  Segher Boessenkool  <segher@kernel.crashing.org>
+
+       * config/rs6000/rs6000.md (unnamed mfcr scc_comparison_operator
+       patterns): Merge SI and DI patterns to a GPR pattern.
+       (unnamed define_insn and define_split for record form of that): Merge
+       to a single define_insn_and_split pattern.
+
 2018-10-05  David Malcolm  <dmalcolm@redhat.com>
 
        PR c++/56856
index 5db3e57f347ce100f1bf7d5d44e3eb99058487a7..0e7cf353af116681f325a4eff6bb7d25a6010397 100644 (file)
 ;; cases the insns below which don't use an intermediate CR field will
 ;; be used instead.
 (define_insn ""
-  [(set (match_operand:SI 0 "gpc_reg_operand" "=r")
-       (match_operator:SI 1 "scc_comparison_operator"
-                          [(match_operand 2 "cc_reg_operand" "y")
-                           (const_int 0)]))]
+  [(set (match_operand:GPR 0 "gpc_reg_operand" "=r")
+       (match_operator:GPR 1 "scc_comparison_operator"
+                           [(match_operand 2 "cc_reg_operand" "y")
+                            (const_int 0)]))]
   ""
   "mfcr %0%Q2\;rlwinm %0,%0,%J1,1"
   [(set (attr "type")
        (const_string "mfcr")))
    (set_attr "length" "8")])
 
-(define_insn ""
-  [(set (match_operand:DI 0 "gpc_reg_operand" "=r")
-       (match_operator:DI 1 "scc_comparison_operator"
-                          [(match_operand 2 "cc_reg_operand" "y")
-                           (const_int 0)]))]
-  "TARGET_POWERPC64"
-  "mfcr %0%Q2\;rlwinm %0,%0,%J1,1"
-  [(set (attr "type")
-     (cond [(match_test "TARGET_MFCRF")
-               (const_string "mfcrf")
-          ]
-       (const_string "mfcr")))
-   (set_attr "length" "8")])
-
-(define_insn ""
+(define_insn_and_split ""
   [(set (match_operand:CC 0 "cc_reg_operand" "=x,?y")
        (compare:CC (match_operator:SI 1 "scc_comparison_operator"
                                       [(match_operand 2 "cc_reg_operand" "y,y")
   "@
    mfcr %3%Q2\;rlwinm. %3,%3,%J1,1
    #"
-  [(set_attr "type" "shift")
-   (set_attr "dot" "yes")
-   (set_attr "length" "8,16")])
-
-(define_split
-  [(set (match_operand:CC 0 "cc_reg_not_cr0_operand")
-       (compare:CC (match_operator:SI 1 "scc_comparison_operator"
-                                      [(match_operand 2 "cc_reg_operand")
-                                       (const_int 0)])
-                   (const_int 0)))
-   (set (match_operand:SI 3 "gpc_reg_operand")
-       (match_op_dup 1 [(match_dup 2) (const_int 0)]))]
-  "TARGET_32BIT && reload_completed"
+  "&& reload_completed"
   [(set (match_dup 3)
        (match_op_dup 1 [(match_dup 2) (const_int 0)]))
    (set (match_dup 0)
        (compare:CC (match_dup 3)
                    (const_int 0)))]
-  "")
+  ""
+  [(set_attr "type" "shift")
+   (set_attr "dot" "yes")
+   (set_attr "length" "8,16")])
 
 (define_insn ""
   [(set (match_operand:SI 0 "gpc_reg_operand" "=r")