Description:
Let the effective address (EA) be the sum (RA|0)+ D.
- The byte in storage addressed by EA is loaded into
- RT[56:63]. RT[0:55] are set to 0.
+
+ The byte in storage addressed by EA is loaded into RT[56:63].
+ RT[0:55] are set to 0.
Special Registers Altered:
Description:
- Let the effective address (EA) be the sum
- (RA|0)+ (RB). The byte in storage addressed by EA is
- loaded into RT[56:63] . RT[0:55] are set to 0.
+ Let the effective address (EA) be the sum (RA|0)+ (RB).
+
+ The byte in storage addressed by EA is loaded into RT[56:63].
+ RT[0:55] are set to 0.
Special Registers Altered:
Description:
- Let the effective address (EA) be the sum (RA)+ D. The
- byte in storage addressed by EA is loaded into RT[56:63].
+ Let the effective address (EA) be the sum (RA)+ D.
+
+ The byte in storage addressed by EA is loaded into RT[56:63].
RT[0:55] are set to 0.
EA is placed into register RA.
Description:
Let the effective address (EA) be the sum (RA)+ (RB).
- The byte in storage addressed by EA is loaded into
- RT[56:63]. RT[0:55] are set to 0.
+
+ The byte in storage addressed by EA is loaded into RT[56:63].
+ RT[0:55] are set to 0.
EA is placed into register RA.
Description:
Let the effective address (EA) be the sum (RA|0)+ D.
- The halfword in storage addressed by EA is loaded into
- RT[48:63]. RT[0:47] are set to 0.
+
+ The halfword in storage addressed by EA is loaded into RT[48:63].
+ RT[0:47] are set to 0.
Special Registers Altered:
Description:
- Let the effective address (EA) be the sum
- (RA|0)+ (RB). The halfword in storage addressed by
- EA is loaded into RT[48:63]. RT[0:47] are set to 0.
+ Let the effective address (EA) be the sum (RA|0)+ (RB).
+
+ The halfword in storage addressed by EA is loaded into RT[48:63].
+ RT[0:47] are set to 0.
Special Registers Altered:
Description:
- Let the effective address (EA) be the sum (RA)+ D. The
- halfword in storage addressed by EA is loaded into
- RT[48:63]. RT[0:47] are set to 0.
+ Let the effective address (EA) be the sum (RA)+ D.
+
+ The halfword in storage addressed by EA is loaded into RT[48:63].
+ RT[0:47] are set to 0.
EA is placed into register RA.
Description:
Let the effective address (EA) be the sum (RA)+ (RB).
- The halfword in storage addressed by EA is loaded into
- RT[48:63]. RT[0:47] are set to 0.
+
+ The halfword in storage addressed by EA is loaded into RT[48:63].
+ RT[0:47] are set to 0.
EA is placed into register RA.
Description:
Let the effective address (EA) be the sum (RA|0)+ D.
- The halfword in storage addressed by EA is loaded into
- RT[48:63]. RT[0:47] are filled with a copy of bit 0 of the
- loaded halfword.
+
+ The halfword in storage addressed by EA is loaded into RT[48:63].
+ RT[0:47] are filled with a copy of bit 0 of the loaded halfword.
Special Registers Altered:
Description:
- Let the effective address (EA) be the sum
- (RA|0)+ (RB). The halfword in storage addressed by
- EA is loaded into RT[48:63] . RT[0:47] are filled with a copy
- of bit 0 of the loaded halfword.
+ Let the effective address (EA) be the sum (RA|0)+ (RB).
+
+ The halfword in storage addressed by EA is loaded into RT[48:63].
+ RT[0:47] are filled with a copy of bit 0 of the loaded halfword.
Special Registers Altered:
Description:
- Let the effective address (EA) be the sum (RA)+ D. The
- halfword in storage addressed by EA is loaded into
- RT[48:63]. RT[0:47] are filled with a copy of bit 0 of the
- loaded halfword.
+ Let the effective address (EA) be the sum (RA)+ D.
+ The halfword in storage addressed by EA is loaded into RT[48:63].
+ RT[0:47] are filled with a copy of bit 0 of the loaded halfword.
EA is placed into register RA.
Description:
Let the effective address (EA) be the sum (RA)+ (RB).
- The halfword in storage addressed by EA is loaded into
- RT[48:63]. RT[0:47] are filled with a copy of bit 0 of the
- loaded halfword.
+
+ The halfword in storage addressed by EA is loaded into RT[48:63].
+ RT[0:47] are filled with a copy of bit 0 of the loaded halfword.
EA is placed into register RA.
Description:
Let the effective address (EA) be the sum (RA|0)+ D.
- The word in storage addressed by EA is loaded into
- RT[32:63]. RT[0:31] are set to 0.
+
+ The word in storage addressed by EA is loaded into RT[32:63].
+ RT[0:31] are set to 0.
Special Registers Altered:
Description:
- Let the effective address (EA) be the sum
- (RA|0)+ (RB). The word in storage addressed by EA is
- loaded into RT[32:63] . RT[0:31] are set to 0.
+ Let the effective address (EA) be the sum (RA|0)+ (RB).
+
+ The word in storage addressed by EA is loaded into RT[32:63].
+ RT[0:31] are set to 0.
Special Registers Altered:
Description:
- Let the effective address (EA) be the sum (RA)+ D. The
- word in storage addressed by EA is loaded into
- RT[32:63]. RT[0:31] are set to 0.
+ Let the effective address (EA) be the sum (RA)+ D.
+
+ The word in storage addressed by EA is loaded into RT[32:63].
+ RT[0:31] are set to 0.
EA is placed into register RA.
Description:
Let the effective address (EA) be the sum (RA)+ (RB).
- The word in storage addressed by EA is loaded into
- RT[32:63]. RT[0:31] are set to 0.
+
+ The word in storage addressed by EA is loaded into RT[32:63].
+ RT[0:31] are set to 0.
EA is placed into register RA.
Description:
- Let the effective address (EA) be the sum
- (RA|0)+ (DS||0b00). The word in storage addressed by
- EA is loaded into RT[32:63] . RT[0:31] are filled with a copy
- of bit 0 of the loaded word.
+ Let the effective address (EA) be the sum (RA|0)+ (DS||0b00).
+
+ The word in storage addressed by EA is loaded into RT[32:63].
+ RT[0:31] are filled with a copy of bit 0 of the loaded word.
Special Registers Altered:
Description:
- Let the effective address (EA) be the sum
- (RA|0)+ (RB). The word in storage addressed by EA is
- loaded into RT[32:63] . RT[0:31] are filled with a copy of bit 0
- of the loaded word.
+ Let the effective address (EA) be the sum (RA|0)+ (RB).
+
+ The word in storage addressed by EA is loaded into RT[32:63].
+ RT[0:31] are filled with a copy of bit 0 of the loaded word.
Special Registers Altered:
Description:
Let the effective address (EA) be the sum (RA)+ (RB).
- The word in storage addressed by EA is loaded into
- RT[32:63]. RT[0:31] are filled with a copy of bit 0 of the
- loaded word.
+
+ The word in storage addressed by EA is loaded into RT[32:63].
+ RT[0:31] are filled with a copy of bit 0 of the loaded word.
EA is placed into register RA.
Description:
- Let the effective address (EA) be the sum
- (RA|0)+ (DS||0b00). The doubleword in storage
- addressed by EA is loaded into RT.
+ Let the effective address (EA) be the sum (RA|0)+ (DS||0b00).
+
+ The doubleword in storage addressed by EA is loaded into RT.
Special Registers Altered:
Description:
- Let the effective address (EA) be the sum
- (RA|0)+ (RB). The doubleword in storage addressed by
- EA is loaded into RT.
+ Let the effective address (EA) be the sum (RA|0)+ (RB).
+
+ The doubleword in storage addressed by EA is loaded into RT.
Special Registers Altered:
Description:
- Let the effective address (EA) be the sum
- (RA)+ (DS||0b00). The doubleword in storage
- addressed by EA is loaded into RT.
+ Let the effective address (EA) be the sum (RA)+ (DS||0b00).
+
+ The doubleword in storage addressed by EA is loaded into RT.
EA is placed into register RA.
Description:
Let the effective address (EA) be the sum (RA)+ (RB).
- The doubleword in storage addressed by EA is loaded
- into RT.
+
+ The doubleword in storage addressed by EA is loaded into RT.
EA is placed into register RA.
Description
- Let the effective address (EA) be the sum (RA|0)+
- (DQ||0b0000). The quadword in storage addressed by
- EA is loaded into register pair RTp.
+ Let the effective address (EA) be the sum (RA|0)+ (DQ||0b0000).
+ The quadword in storage addressed by EA is loaded into register pair RTp.
If RTp is odd or RTp=RA, the instruction form is invalid.
If RTp=RA, an attempt to execute this instruction will
Description:
Let the effective address (EA) be the sum (RA|0)+(RB).
+
Bits 0:7 of the halfword in storage addressed by EA are
loaded into RT 56:63 . Bits 8:15 of the halfword in storage
- addressed by EA are loaded into RT[48:55] . RT[0:47] are
- set to 0.
+ addressed by EA are loaded into RT[48:55].
+ RT[0:47] are set to 0.
Special Registers Altered:
Description:
- Let the effective address (EA) be the sum
- (RA|0)+ (RB). Bits 0:7 of the word in storage addressed
+ Let the effective address (EA) be the sum (RA|0)+ (RB).
+
+ Bits 0:7 of the word in storage addressed
by EA are loaded into RT[56:63]. Bits 8:15 of the word in
- storage addressed by EA are loaded into RT[48:55] . Bits
+ storage addressed by EA are loaded into RT[48:55]. Bits
16:23 of the word in storage addressed by EA are
loaded into RT[40:47]. Bits 24:31 of the word in storage
- addressed by EA are loaded into RT 32:39 . RT[0:31] are
- set to 0.
+ addressed by EA are loaded into RT 32:39.
+ RT[0:31] are set to 0.
Special Registers Altered:
Description:
Let the effective address (EA) be the sum (RA|0)+(RB).
+
Bits 0:7 of the doubleword in storage addressed by EA
are loaded into RT[56:63] . Bits 8:15 of the doubleword in
storage addressed by EA are loaded into RT[48:55] . Bits