Rc=1 tests RT and sets CR0, exactly like all other Scalar Fixed-Point
operations.
+Special Registers altered:
+
+ CR1 (if Rc=1)
+
### Assembly Aliases
| Assembly Alias | Full Instruction |
Rc=1 tests FRT and sets CR1, exactly like all other Scalar Floating-Point
operations.
+Special Registers altered:
+
+ CR1 (if Rc=1)
+
### Assembly Aliases
| Assembly Alias | Full Instruction |
Rc=1 tests FRT and sets CR1, exactly like all other Scalar Floating-Point
operations.
+Special Registers altered:
+
+ CR1 (if Rc=1)
+ FPCSR (TODO: which bits?)
+
### Assembly Aliases
| Assembly Alias | Full Instruction |
CR0.SO, XER.SO and XER.OV are all set as normal for any GPR instructions
that overflow.
+Special Registers altered:
+
+ CR0 (if Rc=1)
+ XER SO, OV, OV32 (if OE=1)
+
----------
\newpage{}