* sim/m32r/uread16.ms: New testcase.
authorDoug Evans <dje@google.com>
Mon, 14 Dec 1998 23:31:28 +0000 (23:31 +0000)
committerDoug Evans <dje@google.com>
Mon, 14 Dec 1998 23:31:28 +0000 (23:31 +0000)
* sim/m32r/uread32.ms: New testcase.
* sim/m32r/uwrite16.ms: New testcase.
* sim/m32r/uwrite32.ms: New testcase.

sim/testsuite/ChangeLog
sim/testsuite/sim/m32r/.Sanitize
sim/testsuite/sim/m32r/uread16.ms [new file with mode: 0644]
sim/testsuite/sim/m32r/uread32.ms [new file with mode: 0644]
sim/testsuite/sim/m32r/uwrite16.ms [new file with mode: 0644]
sim/testsuite/sim/m32r/uwrite32.ms [new file with mode: 0644]

index 2a1adf283734341e52a5dd7f8341d3adb5935c6d..29dc2379fed2a49a2d170bd267c018d403b9928c 100644 (file)
 
        * sim/m32r/trap.cgs: Properly align trap2_handler.
 
+       * sim/m32r/uread16.ms: New testcase.
+       * sim/m32r/uread32.ms: New testcase.
+       * sim/m32r/uwrite16.ms: New testcase.
+       * sim/m32r/uwrite32.ms: New testcase.
+
 1998-12-14  Dave Brolley  <brolley@cygnus.com>
 
        * sim/fr30/call.cgs: Test ret here as well.
index 79687a251d6d62fec89336cfafe3a0c00b206cb7..6c2bde77187cb60147642edd70f41e75877d32f1 100644 (file)
@@ -168,6 +168,10 @@ xor3.cgs
 
 hello.ms
 hw-trap.ms
+uread16.ms
+uread32.ms
+uwrite16.ms
+uwrite32.ms
 
 Things-to-lose:
 
diff --git a/sim/testsuite/sim/m32r/uread16.ms b/sim/testsuite/sim/m32r/uread16.ms
new file mode 100644 (file)
index 0000000..550e99a
--- /dev/null
@@ -0,0 +1,18 @@
+# mach: m32r m32rx
+# xerror:
+# output: *misaligned read*
+
+       .include "testutils.inc"
+
+       start
+
+; construct bra trap2_handler in trap 2 slot
+       ld24 r0,#foo+1
+       ldh r0,@r0
+       fail
+       exit 0
+
+.data
+       .p2align 2
+foo:
+       .short 42
diff --git a/sim/testsuite/sim/m32r/uread32.ms b/sim/testsuite/sim/m32r/uread32.ms
new file mode 100644 (file)
index 0000000..935c716
--- /dev/null
@@ -0,0 +1,18 @@
+# mach: m32r m32rx
+# xerror:
+# output: *misaligned read*
+
+       .include "testutils.inc"
+
+       start
+
+; construct bra trap2_handler in trap 2 slot
+       ld24 r0,#foo+1
+       ld r0,@r0
+       fail
+       exit 0
+
+.data
+       .p2align 2
+foo:
+       .word 42
diff --git a/sim/testsuite/sim/m32r/uwrite16.ms b/sim/testsuite/sim/m32r/uwrite16.ms
new file mode 100644 (file)
index 0000000..11bfd6e
--- /dev/null
@@ -0,0 +1,18 @@
+# mach: m32r m32rx
+# xerror:
+# output: *misaligned write*
+
+       .include "testutils.inc"
+
+       start
+
+; construct bra trap2_handler in trap 2 slot
+       ld24 r0,#foo+1
+       sth r0,@r0
+       fail
+       exit 0
+
+.data
+       .p2align 2
+foo:
+       .short 42
diff --git a/sim/testsuite/sim/m32r/uwrite32.ms b/sim/testsuite/sim/m32r/uwrite32.ms
new file mode 100644 (file)
index 0000000..495a123
--- /dev/null
@@ -0,0 +1,18 @@
+# mach: m32r m32rx
+# xerror:
+# output: *misaligned write*
+
+       .include "testutils.inc"
+
+       start
+
+; construct bra trap2_handler in trap 2 slot
+       ld24 r0,#foo+1
+       st r0,@r0
+       fail
+       exit 0
+
+.data
+       .p2align 2
+foo:
+       .word 42