Added english language description, spaces and brackets for lhzux instruction
authorShriya Sharma <shriya@redsemiconductor.com>
Mon, 25 Sep 2023 17:29:29 +0000 (18:29 +0100)
committerShriya Sharma <shriya@redsemiconductor.com>
Mon, 25 Sep 2023 17:29:29 +0000 (18:29 +0100)
openpower/isa/fixedload.mdwn

index 94d59dd0bea6ef563115f509405a873e6ce5fc4b..036ac57caf61c9a7248c42ba891ac2ab4803f945 100644 (file)
@@ -186,6 +186,16 @@ Pseudo-code:
     RT <- ([0] * (XLEN-16)) || MEM(EA, 2)
     RA <- EA
 
+Description:
+
+    Let the effective address (EA) be the sum (RA)+ (RB).
+    The halfword in storage addressed by EA is loaded into
+    RT[48:63]. RT[0:47] are set to 0.
+
+    EA is placed into register RA.
+
+    If RA=0 or RA=RT, the instruction form is invalid.
+
 Special Registers Altered:
 
     None