projects
/
openpower-isa.git
/ commitdiff
commit
grep
author
committer
pickaxe
?
search:
re
summary
|
shortlog
|
log
|
commit
| commitdiff |
tree
raw
|
patch
| inline |
side by side
(parent:
c6f371a
)
Added english language description, spaces and brackets for lhau instruction
author
Shriya Sharma
<shriya@redsemiconductor.com>
Mon, 25 Sep 2023 17:33:52 +0000
(18:33 +0100)
committer
Shriya Sharma
<shriya@redsemiconductor.com>
Mon, 25 Sep 2023 17:33:52 +0000
(18:33 +0100)
openpower/isa/fixedload.mdwn
patch
|
blob
|
history
diff --git
a/openpower/isa/fixedload.mdwn
b/openpower/isa/fixedload.mdwn
index 036ac57caf61c9a7248c42ba891ac2ab4803f945..7dd4bd0cdf7d98277f7fa0a425e46ba70ed69de7 100644
(file)
--- a/
openpower/isa/fixedload.mdwn
+++ b/
openpower/isa/fixedload.mdwn
@@
-244,6
+244,17
@@
Pseudo-code:
RT <- EXTS(MEM(EA, 2))
RA <- EA
+Description:
+
+ Let the effective address (EA) be the sum (RA)+ D. The
+ halfword in storage addressed by EA is loaded into
+ RT[48:63]. RT[0:47] are filled with a copy of bit 0 of the
+ loaded halfword.
+
+ EA is placed into register RA.
+
+ If RA=0 or RA=RT, the instruction form is invalid.
+
Special Registers Altered:
None