* 3-5 months: Completion of an In-Order Single-Issue core implementing SVP64
* 3-4 months: Addition of the IEEE754 FPU to the Core
* 3-4 months: Addition of other ALUs and pipelines
-* 4-5 months: Addition of SMP (multi-core) support (lots of research here)
+* 4-5 months: Addition of SMP (multi-core) support (lots of research here,
+ need help from IBM / Microwatt, the SMP Memory Model is conprehensive)
* 3-4 months: Running under Verilator and on FPGAs (big ones)
* 4-5 months: Continued documentation, attendance of Conferences online
* 4-5 months: Begin investigating Multi-Issue Out-of-Order
tasks removing, to fit. we cannot risk committing to tasks at too low a
rate to be able to attract interest and committment.
+Again however I do not have a problem with reducing the scope of this one
+to only EUR 50,000 to cover some of the less ambitious tasks, and the
+necessary infrastructure (Dynamic SIMD, IEEE754 ALUs) first.
+
**
What would be the concrete (high level) outcome of that project -
where would the grant get us? Would there be a new test chip made