[AArch64] Fix PR 64263: Do not try to split constants when destination is SIMD reg
authorKyrylo Tkachov <kyrylo.tkachov@arm.com>
Fri, 16 Jan 2015 14:50:39 +0000 (14:50 +0000)
committerKyrylo Tkachov <ktkachov@gcc.gnu.org>
Fri, 16 Jan 2015 14:50:39 +0000 (14:50 +0000)
PR target/64263
* config/aarch64/aarch64.md (*movsi_aarch64): Don't split if the
destination is not a GP reg.
(*movdi_aarch64): Likewise.

* gcc.target/aarch64/pr64263_1.c: New test.

Co-Authored-By: Ramana Radhakrishnan <ramana.radhakrishnan@arm.com>
From-SVN: r219745

gcc/ChangeLog
gcc/config/aarch64/aarch64.md
gcc/testsuite/ChangeLog
gcc/testsuite/gcc.target/aarch64/pr64263_1.c [new file with mode: 0644]

index 66d6552f47ded0fe2c8c7e5911da6ec4460f1e98..8990f4940b6ddfc16bb4e9028ad8bf2b6e6c9a39 100644 (file)
@@ -1,3 +1,11 @@
+2015-01-16  Kyrylo Tkachov  <kyrylo.tkachov@arm.com>
+            Ramana Radhakrishnan <ramana.radhakrishnan@arm.com>
+
+       PR target/64263
+       * config/aarch64/aarch64.md (*movsi_aarch64): Don't split if the
+       destination is not a GP reg.
+       (*movdi_aarch64): Likewise.
+
 2015-01-16  David Edelsohn  <dje.gcc@gmail.com>
 
        PR target/64623
index faf9cf34847002b353ad1b3c8a76db3e36d3ec23..fde5e4f0223bbee213ff5e8d8955ebf8ba5d053f 100644 (file)
    fmov\\t%s0, %w1
    fmov\\t%w0, %s1
    fmov\\t%s0, %s1"
-   "CONST_INT_P (operands[1]) && !aarch64_move_imm (INTVAL (operands[1]), SImode)"
+   "CONST_INT_P (operands[1]) && !aarch64_move_imm (INTVAL (operands[1]), SImode)
+    && GP_REGNUM_P (REGNO (operands[0]))"
    [(const_int 0)]
    "{
        aarch64_expand_mov_immediate (operands[0], operands[1]);
    fmov\\t%x0, %d1
    fmov\\t%d0, %d1
    movi\\t%d0, %1"
-   "(CONST_INT_P (operands[1]) && !aarch64_move_imm (INTVAL (operands[1]), DImode))"
+   "(CONST_INT_P (operands[1]) && !aarch64_move_imm (INTVAL (operands[1]), DImode))
+    && GP_REGNUM_P (REGNO (operands[0]))"
    [(const_int 0)]
    "{
        aarch64_expand_mov_immediate (operands[0], operands[1]);
index a6a316e5fa87d2c97ea8fe63cb793a7e9f795af4..231b947cde603cdde90f59da7796228162bf1edf 100644 (file)
@@ -1,3 +1,8 @@
+2015-01-16  Kyrylo Tkachov  <kyrylo.tkachov@arm.com>
+
+       PR target/64263
+       * gcc.target/aarch64/pr64263_1.c: New test.
+
 2015-01-16  Yuri Rumyantsev  <ysrumyan@gmail.com>
 
        PR tree-optimization/64434
diff --git a/gcc/testsuite/gcc.target/aarch64/pr64263_1.c b/gcc/testsuite/gcc.target/aarch64/pr64263_1.c
new file mode 100644 (file)
index 0000000..047e623
--- /dev/null
@@ -0,0 +1,23 @@
+/* { dg-do compile } */
+/* { dg-options "-O1" } */
+
+#include "arm_neon.h"
+
+extern long int vget_lane_s64_1 (int64x1_t, const int);
+
+void
+foo ()
+{
+  int8x8_t val14;
+  int8x8_t val15;
+  uint8x8_t val16;
+  uint32x4_t val40;
+  val14 = vcreate_s8 (0xff0080f6807f807fUL);
+  val15 = vcreate_s8 (0x10807fff7f808080UL);
+  val16 = vcgt_s8 (val14, val15);
+  val40 = vreinterpretq_u32_u64 (
+    vdupq_n_u64 (
+         vget_lane_s64_1 (
+         vreinterpret_s64_u8 (val16), 0)
+    ));
+}