LOG_LENGTH : natural := 512;
USE_LITEETH : boolean := false;
UART_IS_16550 : boolean := false;
- HAS_UART1 : boolean := false
+ HAS_UART1 : boolean := true
);
port(
ext_clk : in std_ulogic;
CLK_INPUT : positive := 100000000;
CLK_FREQUENCY : positive := 100000000;
DISABLE_FLATTEN_CORE : boolean := false;
- UART_IS_16550 : boolean := false
+ UART_IS_16550 : boolean := true
);
port(
ext_clk : in std_ulogic;
SPI_FLASH_OFFSET : integer := 10485760;
SPI_FLASH_DEF_CKDV : natural := 1;
SPI_FLASH_DEF_QUAD : boolean := true;
- UART_IS_16550 : boolean := false;
+ UART_IS_16550 : boolean := true;
);
port(
ext_clk : in std_ulogic;
datatype : bool
description : Use 16550-compatible UART from OpenCores
paramtype : generic
- default : false
+ default : true
has_uart1:
datatype : bool
SPI_FLASH_DEF_QUAD : boolean := false;
LOG_LENGTH : natural := 512;
HAS_LITEETH : boolean := false;
- UART0_IS_16550 : boolean := false;
+ UART0_IS_16550 : boolean := true;
HAS_UART1 : boolean := false
);
port(