From: Richard Sandiford Date: Wed, 14 Aug 2019 08:21:01 +0000 (+0000) Subject: [AArch64] Commonise some SVE FP patterns X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=0254ed7970e64abd82f21aedf9373720a73671c7;p=gcc.git [AArch64] Commonise some SVE FP patterns This patch uses a single expander for generic FP binary optabs that map to predicated SVE instructions. This makes them consistent with the associated conditional optabs, which already work this way. The patch also generalises the division handling to be one example of a register-only predicated FP operation. The ACLE patches will add FMULX to the same category. 2019-08-14 Richard Sandiford Kugan Vivekanandarajah gcc/ * config/aarch64/iterators.md (SVE_COND_FP_BINARY_REG): New int iterator. (sve_pred_fp_rhs1_operand, sve_pred_fp_rhs1_operand): New int attributes. * config/aarch64/aarch64-sve.md (add3, sub3) (mul3, div3) (3): Merge into... (3): ...this new expander. (*div3): Generalize to... (*3): ...this. Co-Authored-By: Kugan Vivekanandarajah From-SVN: r274419 --- diff --git a/gcc/ChangeLog b/gcc/ChangeLog index 9a918d49896..03577f147c2 100644 --- a/gcc/ChangeLog +++ b/gcc/ChangeLog @@ -1,3 +1,17 @@ +2019-08-14 Richard Sandiford + Kugan Vivekanandarajah + + * config/aarch64/iterators.md (SVE_COND_FP_BINARY_REG): New int + iterator. + (sve_pred_fp_rhs1_operand, sve_pred_fp_rhs1_operand): New int + attributes. + * config/aarch64/aarch64-sve.md (add3, sub3) + (mul3, div3) + (3): Merge into... + (3): ...this new expander. + (*div3): Generalize to... + (*3): ...this. + 2019-08-14 Richard Sandiford Kugan Vivekanandarajah diff --git a/gcc/config/aarch64/aarch64-sve.md b/gcc/config/aarch64/aarch64-sve.md index 9fb59024b44..b6466473dfa 100644 --- a/gcc/config/aarch64/aarch64-sve.md +++ b/gcc/config/aarch64/aarch64-sve.md @@ -73,7 +73,6 @@ ;; ---- [FP] Subtraction ;; ---- [FP] Absolute difference ;; ---- [FP] Multiplication -;; ---- [FP] Division ;; ---- [FP] Binary logical operations ;; ---- [FP] Sign copying ;; ---- [FP] Maximum and minimum @@ -2037,6 +2036,38 @@ ;; - FSUBR ;; ------------------------------------------------------------------------- +;; Unpredicated floating-point binary operations. +(define_expand "3" + [(set (match_operand:SVE_F 0 "register_operand") + (unspec:SVE_F + [(match_dup 3) + (const_int SVE_RELAXED_GP) + (match_operand:SVE_F 1 "") + (match_operand:SVE_F 2 "")] + SVE_COND_FP_BINARY))] + "TARGET_SVE" + { + operands[3] = aarch64_ptrue_reg (mode); + } +) + +;; Predicated floating-point binary operations that have no immediate forms. +(define_insn "*3" + [(set (match_operand:SVE_F 0 "register_operand" "=w, w, ?&w") + (unspec:SVE_F + [(match_operand: 1 "register_operand" "Upl, Upl, Upl") + (match_operand:SI 4 "aarch64_sve_gp_strictness") + (match_operand:SVE_F 2 "register_operand" "0, w, w") + (match_operand:SVE_F 3 "register_operand" "w, 0, w")] + SVE_COND_FP_BINARY_REG))] + "TARGET_SVE" + "@ + \t%0., %1/m, %0., %3. + \t%0., %1/m, %0., %2. + movprfx\t%0, %2\;\t%0., %1/m, %0., %3." + [(set_attr "movprfx" "*,*,yes")] +) + ;; Predicated floating-point operations with merging. (define_expand "cond_" [(set (match_operand:SVE_F 0 "register_operand") @@ -2150,21 +2181,6 @@ ;; - FSUB ;; ------------------------------------------------------------------------- -;; Unpredicated floating-point addition. -(define_expand "add3" - [(set (match_operand:SVE_F 0 "register_operand") - (unspec:SVE_F - [(match_dup 3) - (const_int SVE_RELAXED_GP) - (match_operand:SVE_F 1 "register_operand") - (match_operand:SVE_F 2 "aarch64_sve_float_arith_with_sub_operand")] - UNSPEC_COND_FADD))] - "TARGET_SVE" - { - operands[3] = aarch64_ptrue_reg (mode); - } -) - ;; Predicated floating-point addition. (define_insn_and_split "*add3" [(set (match_operand:SVE_F 0 "register_operand" "=w, w, w") @@ -2197,21 +2213,6 @@ ;; - FSUBR ;; ------------------------------------------------------------------------- -;; Unpredicated floating-point subtraction. -(define_expand "sub3" - [(set (match_operand:SVE_F 0 "register_operand") - (unspec:SVE_F - [(match_dup 3) - (const_int SVE_RELAXED_GP) - (match_operand:SVE_F 1 "aarch64_sve_float_arith_operand") - (match_operand:SVE_F 2 "register_operand")] - UNSPEC_COND_FSUB))] - "TARGET_SVE" - { - operands[3] = aarch64_ptrue_reg (mode); - } -) - ;; Predicated floating-point subtraction. (define_insn_and_split "*sub3" [(set (match_operand:SVE_F 0 "register_operand" "=w, w, w, w") @@ -2274,21 +2275,6 @@ ;; - FMUL ;; ------------------------------------------------------------------------- -;; Unpredicated floating-point multiplication. -(define_expand "mul3" - [(set (match_operand:SVE_F 0 "register_operand") - (unspec:SVE_F - [(match_dup 3) - (const_int SVE_RELAXED_GP) - (match_operand:SVE_F 1 "register_operand") - (match_operand:SVE_F 2 "aarch64_sve_float_mul_operand")] - UNSPEC_COND_FMUL))] - "TARGET_SVE" - { - operands[3] = aarch64_ptrue_reg (mode); - } -) - ;; Predicated floating-point multiplication. (define_insn_and_split "*mul3" [(set (match_operand:SVE_F 0 "register_operand" "=w, w") @@ -2311,48 +2297,6 @@ ;; Merging forms are handled through SVE_COND_FP_BINARY. -;; ------------------------------------------------------------------------- -;; ---- [FP] Division -;; ------------------------------------------------------------------------- -;; Includes: -;; - FDIV -;; - FDIVR -;; ------------------------------------------------------------------------- - -;; Unpredicated floating-point division. -(define_expand "div3" - [(set (match_operand:SVE_F 0 "register_operand") - (unspec:SVE_F - [(match_dup 3) - (const_int SVE_RELAXED_GP) - (match_operand:SVE_F 1 "register_operand") - (match_operand:SVE_F 2 "register_operand")] - UNSPEC_COND_FDIV))] - "TARGET_SVE" - { - operands[3] = aarch64_ptrue_reg (mode); - } -) - -;; Predicated floating-point division. -(define_insn "*div3" - [(set (match_operand:SVE_F 0 "register_operand" "=w, w, ?&w") - (unspec:SVE_F - [(match_operand: 1 "register_operand" "Upl, Upl, Upl") - (match_operand:SI 4 "aarch64_sve_gp_strictness") - (match_operand:SVE_F 2 "register_operand" "0, w, w") - (match_operand:SVE_F 3 "register_operand" "w, 0, w")] - UNSPEC_COND_FDIV))] - "TARGET_SVE" - "@ - fdiv\t%0., %1/m, %0., %3. - fdivr\t%0., %1/m, %0., %2. - movprfx\t%0, %2\;fdiv\t%0., %1/m, %0., %3." - [(set_attr "movprfx" "*,*,yes")] -) - -;; Merging forms are handled through SVE_COND_FP_BINARY. - ;; ------------------------------------------------------------------------- ;; ---- [FP] Binary logical operations ;; ------------------------------------------------------------------------- @@ -2442,23 +2386,8 @@ ;; - FMINNM ;; ------------------------------------------------------------------------- -;; Unpredicated floating-point MAX/MIN (the rtx codes). These are more -;; relaxed than fmax/fmin, but we implement them in the same way. -(define_expand "3" - [(set (match_operand:SVE_F 0 "register_operand") - (unspec:SVE_F - [(match_dup 3) - (const_int SVE_RELAXED_GP) - (match_operand:SVE_F 1 "register_operand") - (match_operand:SVE_F 2 "register_operand")] - SVE_COND_FP_MAXMIN_PUBLIC))] - "TARGET_SVE" - { - operands[3] = aarch64_ptrue_reg (mode); - } -) - -;; Unpredicated fmax/fmin (the libm functions). +;; Unpredicated fmax/fmin (the libm functions). The optabs for the +;; smin/smax rtx codes are handled in the generic section above. (define_expand "3" [(set (match_operand:SVE_F 0 "register_operand") (unspec:SVE_F diff --git a/gcc/config/aarch64/iterators.md b/gcc/config/aarch64/iterators.md index f6ca6380b05..077c3f373d5 100644 --- a/gcc/config/aarch64/iterators.md +++ b/gcc/config/aarch64/iterators.md @@ -1646,6 +1646,8 @@ UNSPEC_COND_FMUL UNSPEC_COND_FSUB]) +(define_int_iterator SVE_COND_FP_BINARY_REG [UNSPEC_COND_FDIV]) + ;; Floating-point max/min operations that correspond to optabs, ;; as opposed to those that are internal to the port. (define_int_iterator SVE_COND_FP_MAXMIN_PUBLIC [UNSPEC_COND_FMAXNM @@ -2003,3 +2005,23 @@ (UNSPEC_COND_FMLS "fmsb") (UNSPEC_COND_FNMLA "fnmad") (UNSPEC_COND_FNMLS "fnmsb")]) + +;; The predicate to use for the first input operand in a floating-point +;; 3 pattern. +(define_int_attr sve_pred_fp_rhs1_operand + [(UNSPEC_COND_FADD "register_operand") + (UNSPEC_COND_FDIV "register_operand") + (UNSPEC_COND_FMAXNM "register_operand") + (UNSPEC_COND_FMINNM "register_operand") + (UNSPEC_COND_FMUL "register_operand") + (UNSPEC_COND_FSUB "aarch64_sve_float_arith_operand")]) + +;; The predicate to use for the second input operand in a floating-point +;; 3 pattern. +(define_int_attr sve_pred_fp_rhs2_operand + [(UNSPEC_COND_FADD "aarch64_sve_float_arith_with_sub_operand") + (UNSPEC_COND_FDIV "register_operand") + (UNSPEC_COND_FMAXNM "register_operand") + (UNSPEC_COND_FMINNM "register_operand") + (UNSPEC_COND_FMUL "aarch64_sve_float_mul_operand") + (UNSPEC_COND_FSUB "register_operand")])