From: Luke Kenneth Casson Leighton Date: Tue, 16 Nov 2021 16:29:30 +0000 (+0000) Subject: create set/get ports for bitvectors X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=0b16d79516fad266aa9994f35ec9c5714cf42d5e;p=soc.git create set/get ports for bitvectors --- diff --git a/src/soc/regfile/regfiles.py b/src/soc/regfile/regfiles.py index 244b2f67..7bd726fd 100644 --- a/src/soc/regfile/regfiles.py +++ b/src/soc/regfile/regfiles.py @@ -298,11 +298,11 @@ class RegFiles: # MERGE the wr_spec and rd_spec with some appropriate name prefixes # to make sure they do not clash rd_bvspec = {'issue': 'issue'} - wr_bvspec = {} - for k, port in wr_spec.items(): - wr_bvspec["wr_%s" % k] = "wr_%s" % port - for k, port in rd_spec.items(): - wr_bvspec["rd_%s" % k] = "rd_%s" % port + wr_bvspec = {'set': 'set', 'clr': 'clr'} + #for k, port in wr_spec.items(): + # wr_bvspec["wr_%s" % k] = "wr_%s" % port + #for k, port in rd_spec.items(): + # wr_bvspec["rd_%s" % k] = "rd_%s" % port create_ports(vec, wr_bvspec, rd_bvspec) return vec diff --git a/src/soc/simple/core.py b/src/soc/simple/core.py index df5de9b5..3b541541 100644 --- a/src/soc/simple/core.py +++ b/src/soc/simple/core.py @@ -351,13 +351,6 @@ class NonProductionCore(ControlBase): print("read regfile", rpidx, regfile, regs.rf.keys(), rfile, rfile.unary) - # select the write-protection hazard vector. note that this still - # requires to WRITE to the hazard bitvector! read-requests need - # to RAISE the bitvector (set it to 1), which, duh, requires a WRITE - if self.make_hazard_vecs: - wv = regs.wv[regfile.lower()] - wvport = wv.w_ports["rd_"+rpidx] # write-vec bit-level hazard ctrl - fspecs = fspec if not isinstance(fspecs, list): fspecs = [fspecs] @@ -432,27 +425,6 @@ class NonProductionCore(ControlBase): # all FUs connect to same port comb += src.eq(rport.o_data) - # now connect up the bitvector write hazard. unlike the - # regfile writeports, a ONE must be written to the corresponding - # bit of the hazard bitvector (to indicate the existence of - # the hazard) - if not self.make_hazard_vecs: - continue - - # the detection of what shall be written to is based - # on *issue* - print ("write vector (for regread)", regfile, wvport) - wname = "wvaddr_en_%s_%s_%d" % (funame, regname, idx) - wvaddr_en = Signal(len(wvport.wen), name=wname) - issue_active = Signal(name="iactive_"+name) - comb += issue_active.eq(fu.issue_i & fu_active & rdflags[i]) - with m.If(issue_active): - if rfile.unary: - comb += wvaddr_en.eq(addr_en) - else: - comb += wvaddr_en.eq(1<