From: Ian Bolton Date: Tue, 19 Mar 2013 16:23:08 +0000 (+0000) Subject: AArch64 backend support for SBC instruction. X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=0b8cdc58698e50c4842bbc297e0558ac8387af78;p=gcc.git AArch64 backend support for SBC instruction. From-SVN: r196797 --- diff --git a/gcc/ChangeLog b/gcc/ChangeLog index d55999eec69..b6ae43aa336 100644 --- a/gcc/ChangeLog +++ b/gcc/ChangeLog @@ -1,3 +1,8 @@ +2013-03-19 Ian Bolton + + * config/aarch64/aarch64.md (*sub3_carryin): New pattern. + (*subsi3_carryin_uxtw): Likewise. + 2013-03-19 Ian Bolton * config/aarch64/aarch64.md (*ror3_insn): New pattern. diff --git a/gcc/config/aarch64/aarch64.md b/gcc/config/aarch64/aarch64.md index 4358b448c6d..c99e188a7b5 100644 --- a/gcc/config/aarch64/aarch64.md +++ b/gcc/config/aarch64/aarch64.md @@ -1790,6 +1790,34 @@ (set_attr "mode" "SI")] ) +(define_insn "*sub3_carryin" + [(set + (match_operand:GPI 0 "register_operand" "=r") + (minus:GPI (minus:GPI + (match_operand:GPI 1 "register_operand" "r") + (ltu:GPI (reg:CC CC_REGNUM) (const_int 0))) + (match_operand:GPI 2 "register_operand" "r")))] + "" + "sbc\\t%0, %1, %2" + [(set_attr "v8type" "adc") + (set_attr "mode" "")] +) + +;; zero_extend version of the above +(define_insn "*subsi3_carryin_uxtw" + [(set + (match_operand:DI 0 "register_operand" "=r") + (zero_extend:DI + (minus:SI (minus:SI + (match_operand:SI 1 "register_operand" "r") + (ltu:SI (reg:CC CC_REGNUM) (const_int 0))) + (match_operand:SI 2 "register_operand" "r"))))] + "" + "sbc\\t%w0, %w1, %w2" + [(set_attr "v8type" "adc") + (set_attr "mode" "SI")] +) + (define_insn "*sub_uxt_multp2" [(set (match_operand:GPI 0 "register_operand" "=rk") (minus:GPI (match_operand:GPI 4 "register_operand" "r") diff --git a/gcc/testsuite/ChangeLog b/gcc/testsuite/ChangeLog index e198a6e0af2..6769ff794aa 100644 --- a/gcc/testsuite/ChangeLog +++ b/gcc/testsuite/ChangeLog @@ -1,3 +1,7 @@ +2013-03-19 Ian Bolton + + * gcc.target/aarch64/sbc.c: New test. + 2013-03-19 Ian Bolton * gcc.target/aarch64/ror.c: New test.