From: Gabe Black Date: Thu, 9 Jan 2020 10:10:15 +0000 (-0800) Subject: cpu: Consolidate and move the CPU's calls to TheISA::initCPU. X-Git-Tag: v19.0.0.0~80 X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=0b8d02dec492215aa286138404d9fc1f0b7a9074;p=gem5.git cpu: Consolidate and move the CPU's calls to TheISA::initCPU. TheISA::initCPU is basically an ISA specific implementation of reset logic on architectural state. As such, it only needs to be called if we're not going to load a checkpoint, ie in initState. Also, since the implementation was the same across all CPUs, this change collapses all the individual implementations down into the base CPU class. Change-Id: Id68133fd7f31619c90bf7b3aad35ae20871acaa4 Reviewed-on: https://gem5-review.googlesource.com/c/public/gem5/+/24189 Maintainer: Gabe Black Tested-by: kokoro Reviewed-by: Jason Lowe-Power --- diff --git a/src/cpu/base.cc b/src/cpu/base.cc index ac0c7ac5b..5d6a85703 100644 --- a/src/cpu/base.cc +++ b/src/cpu/base.cc @@ -320,6 +320,15 @@ BaseCPU::init() } } +void +BaseCPU::initState() +{ + if (FullSystem && !params()->switched_out) { + for (auto *tc: threadContexts) + TheISA::initCPU(tc, tc->contextId()); + } +} + void BaseCPU::startup() { diff --git a/src/cpu/base.hh b/src/cpu/base.hh index 5b15f4186..f47bc8e7c 100644 --- a/src/cpu/base.hh +++ b/src/cpu/base.hh @@ -314,6 +314,7 @@ class BaseCPU : public ClockedObject virtual ~BaseCPU(); void init() override; + void initState() override; void startup() override; void regStats() override; diff --git a/src/cpu/kvm/base.cc b/src/cpu/kvm/base.cc index 83cb04f47..cda98b4a5 100644 --- a/src/cpu/kvm/base.cc +++ b/src/cpu/kvm/base.cc @@ -114,10 +114,6 @@ BaseKvmCPU::init() fatal("KVM: Multithreading not supported"); tc->initMemProxies(tc); - - // initialize CPU, including PC - if (FullSystem && !switchedOut()) - TheISA::initCPU(tc, tc->contextId()); } void diff --git a/src/cpu/minor/cpu.cc b/src/cpu/minor/cpu.cc index ddba0cdaa..5edc570c7 100644 --- a/src/cpu/minor/cpu.cc +++ b/src/cpu/minor/cpu.cc @@ -108,17 +108,6 @@ MinorCPU::init() tc->initMemProxies(tc); } - - /* Initialise CPUs (== threads in the ISA) */ - if (FullSystem && !params()->switched_out) { - for (ThreadID thread_id = 0; thread_id < threads.size(); thread_id++) - { - ThreadContext *tc = getContext(thread_id); - - /* Initialize CPU, including PC */ - TheISA::initCPU(tc, cpuId()); - } - } } /** Stats interface from SimObject (by way of BaseCPU) */ diff --git a/src/cpu/o3/cpu.cc b/src/cpu/o3/cpu.cc index 996f6360b..e4f1c0464 100644 --- a/src/cpu/o3/cpu.cc +++ b/src/cpu/o3/cpu.cc @@ -599,13 +599,6 @@ FullO3CPU::init() thread[tid]->initMemProxies(thread[tid]->getTC()); } - if (FullSystem && !params()->switched_out) { - for (ThreadID tid = 0; tid < numThreads; tid++) { - ThreadContext *src_tc = threadContexts[tid]; - TheISA::initCPU(src_tc, src_tc->contextId()); - } - } - // Clear noSquashFromTC. for (int tid = 0; tid < numThreads; ++tid) thread[tid]->noSquashFromTC = false; diff --git a/src/cpu/simple/base.cc b/src/cpu/simple/base.cc index 566533c73..06dd77390 100644 --- a/src/cpu/simple/base.cc +++ b/src/cpu/simple/base.cc @@ -130,11 +130,6 @@ BaseSimpleCPU::init() for (auto tc : threadContexts) { // Initialise the ThreadContext's memory proxies tc->initMemProxies(tc); - - if (FullSystem && !params()->switched_out) { - // initialize CPU, including PC - TheISA::initCPU(tc, tc->contextId()); - } } }