From: Marcelina Kościelnicka Date: Wed, 8 Dec 2021 22:23:03 +0000 (+0100) Subject: opt_mem_priority: Fix non-ascii char in help message. X-Git-Tag: yosys-0.13~43 X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=1184a7f3b41f9044b603406c914bf43ab1808b28;p=yosys.git opt_mem_priority: Fix non-ascii char in help message. This is a fixed version of #3072. --- diff --git a/manual/command-reference-manual.tex b/manual/command-reference-manual.tex index d9a2f8dc1..28d2b6107 100644 --- a/manual/command-reference-manual.tex +++ b/manual/command-reference-manual.tex @@ -3163,7 +3163,7 @@ for removal of the read port. opt_mem_priority [selection] This pass detects cases where one memory write port has priority over another -even though they can never collide with each other — ie. there can never be +even though they can never collide with each other -- ie. there can never be a situation where a given memory bit is written by both ports at the same time, for example because of always-different addresses, or mutually exclusive enable signals. In such cases, the priority relation is removed. @@ -3661,11 +3661,6 @@ Additional -D[=] options may be added after the option indicating the language version (and before file names) to set additional verilog defines. - read {-vhdl87|-vhdl93|-vhdl2k|-vhdl2008|-vhdl} .. - -Load the specified VHDL files. (Requires Verific.) - - read {-f|-F} Load and execute the specified command file. (Requires Verific.) @@ -7480,11 +7475,6 @@ The macros SYNTHESIS and VERIFIC are defined implicitly. Like -sv, but define FORMAL instead of SYNTHESIS. - verific {-vhdl87|-vhdl93|-vhdl2k|-vhdl2008|-vhdl} .. - -Load the specified VHDL files into Verific. - - verific {-f|-F} Load and execute the specified command file. diff --git a/passes/opt/opt_mem_priority.cc b/passes/opt/opt_mem_priority.cc index 49ece570b..a9b145bea 100644 --- a/passes/opt/opt_mem_priority.cc +++ b/passes/opt/opt_mem_priority.cc @@ -34,7 +34,7 @@ struct OptMemPriorityPass : public Pass { log(" opt_mem_priority [selection]\n"); log("\n"); log("This pass detects cases where one memory write port has priority over another\n"); - log("even though they can never collide with each other — ie. there can never be\n"); + log("even though they can never collide with each other -- ie. there can never be\n"); log("a situation where a given memory bit is written by both ports at the same\n"); log("time, for example because of always-different addresses, or mutually exclusive\n"); log("enable signals. In such cases, the priority relation is removed.\n");