From: Kirill Yukhin Date: Fri, 15 Apr 2016 08:25:49 +0000 (+0000) Subject: AVX-512. Fix mem operand modifier for Intel syntax. X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=1355e62cf8eb8a84fa706f1f2beefc56ea12be2d;p=gcc.git AVX-512. Fix mem operand modifier for Intel syntax. PR target/70662 gcc/ * config/i386/sse.md: Use proper memory operand modifiers. testsuite/gcc/ * gcc.target/i386/pr70662.c: New test. From-SVN: r235008 --- diff --git a/gcc/ChangeLog b/gcc/ChangeLog index 7d35837be7f..8349e35d410 100644 --- a/gcc/ChangeLog +++ b/gcc/ChangeLog @@ -1,3 +1,10 @@ +2016-04-15 Kirill Yukhin + + PR target/70662 + * config/i386/sse.md: Use proper memory operand + modifiers. + + 2016-04-15 Richard Biener Alan Modra diff --git a/gcc/config/i386/sse.md b/gcc/config/i386/sse.md index b64457edab0..4d2927e5c29 100644 --- a/gcc/config/i386/sse.md +++ b/gcc/config/i386/sse.md @@ -17262,9 +17262,12 @@ /* There is no DF broadcast (in AVX-512*) to 128b register. Mimic it with integer variant. */ if (mode == V2DFmode) - return "vpbroadcastq\t{%1, %0|%0, %1}"; + return "vpbroadcastq\t{%1, %0|%0, %q1}"; + + if (GET_MODE_SIZE (GET_MODE_INNER (mode)) == 32) + return "vbroadcast\t{%1, %0|%0, %k1}"; else - return "vbroadcast\t{%1, %0|%0, %1}"; + return "vbroadcast\t{%1, %0|%0, %q1}"; } [(set_attr "type" "ssemov") (set_attr "prefix" "evex") diff --git a/gcc/testsuite/ChangeLog b/gcc/testsuite/ChangeLog index 69ea1854678..a62f7ec0183 100644 --- a/gcc/testsuite/ChangeLog +++ b/gcc/testsuite/ChangeLog @@ -1,3 +1,8 @@ +2016-04-15 Kirill Yukhin + + PR target/70662 + * gcc.target/i386/pr70662.c: New test. + 2016-04-15 Richard Biener Alan Modra diff --git a/gcc/testsuite/gcc.target/i386/pr70662.c b/gcc/testsuite/gcc.target/i386/pr70662.c new file mode 100644 index 00000000000..109e224d7b4 --- /dev/null +++ b/gcc/testsuite/gcc.target/i386/pr70662.c @@ -0,0 +1,19 @@ +/* { dg-do assemble { target { ! ia32 } } } */ +/* { dg-require-effective-target avx512vbmi } */ +/* { dg-require-effective-target masm_intel } */ +/* { dg-options "-Og -fschedule-insns -fno-tree-fre -mavx512vbmi --param=max-sched-ready-insns=1 -masm=intel" } */ + +typedef char v64u8 __attribute__((vector_size(64))); +typedef int v64u32 __attribute__((vector_size(64))); +typedef long v64u64 __attribute__((vector_size(64))); +typedef __int128 v64u128 __attribute__((vector_size(64))); + +v64u128 +foo(int u8_0, unsigned u128_0, v64u32 v64u32_1, v64u32 v64u32_0, v64u64 v64u64_0, v64u128 v64u128_0) +{ + v64u8 v64u8_0 = v64u8_0; + v64u32_0 = v64u32_0 >> (v64u32){0, 0, 0, 1, 0, ((v64u64)v64u64_0)[u8_0], ((v64u32)v64u128_0)[15], 0, 0, 0, 0, 4, ((v64u64)v64u64_0)[v64u32_0[0]] - 1}; + v64u8_0 = v64u8_0 << ((v64u8)v64u32_1 & 1); + v64u64_0[0] >>= 0; + return u128_0 + (v64u128)v64u8_0 + (v64u128)v64u32_0 + (v64u128)v64u64_0; +}