From: Nick Clifton Date: Thu, 23 May 2002 12:38:31 +0000 (+0000) Subject: When decoding a BLX(1) instruction do not add in the second bit of the base X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=2984e11475f5f964a106064a31896d6550716ccd;p=binutils-gdb.git When decoding a BLX(1) instruction do not add in the second bit of the base address - this has already been accounted for. --- diff --git a/sim/arm/ChangeLog b/sim/arm/ChangeLog index b6d8266289b..9739fe10ea6 100644 --- a/sim/arm/ChangeLog +++ b/sim/arm/ChangeLog @@ -1,3 +1,9 @@ +2002-05-23 Nick Clifton + + * thumbemu.c (ARMul_ThumbDecode): When decoding a BLX(1) + instruction do not add in the second bit of the base address - + this has already been accounted for. + 2002-05-21 Nick Clifton * armcopro.c (check_cp13_access): Allow access to register 1 when diff --git a/sim/arm/thumbemu.c b/sim/arm/thumbemu.c index 4f007333363..283e7d5cf5a 100644 --- a/sim/arm/thumbemu.c +++ b/sim/arm/thumbemu.c @@ -520,12 +520,8 @@ tdstate ARMul_ThumbDecode (state, pc, tinstr, ainstr) { ARMword tmp = (pc + 2); - /* Bit one of the destination address comes from bit one of the - address of the first (H == 10) half of the instruction, not - from the offset in the instruction. */ state->Reg[15] = ((state->Reg[14] - + ((tinstr & 0x07FE) << 1) - + ((pc - 2) & 2)) + + ((tinstr & 0x07FE) << 1)) & 0xFFFFFFFC); CLEART; state->Reg[14] = (tmp | 1); @@ -538,6 +534,7 @@ tdstate ARMul_ThumbDecode (state, pc, tinstr, ainstr) break; } /* else we fall through to process the second half of the BL */ + pc += 2; /* point the pc at the 2nd half */ case 31: /* BL instruction 2 */ /* Format 19 */ /* There is no single ARM instruction equivalent for this