From: Luke Kenneth Casson Leighton Date: Mon, 25 May 2020 03:43:56 +0000 (+0100) Subject: add zero immed on LDST, untested X-Git-Tag: div_pipeline~850 X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=2a694da2825dd9e6192800537604324025d59ac9;p=soc.git add zero immed on LDST, untested --- diff --git a/src/soc/experiment/compldst_multi.py b/src/soc/experiment/compldst_multi.py index 1f2845ac..85933a88 100644 --- a/src/soc/experiment/compldst_multi.py +++ b/src/soc/experiment/compldst_multi.py @@ -261,9 +261,6 @@ class LDSTCompUnit(Elaboratable): # XXX TODO ZEROing just lije in ComUnit - # select immediate or src2 reg to add - src2_or_imm = Signal(self.rwid, reset_less=True) - src_sel = Signal(reset_less=True) ############################## # reset conditions for latches @@ -358,13 +355,18 @@ class LDSTCompUnit(Elaboratable): addr_r = Signal(self.rwid, reset_less=True) # Effective Address Latch latchregister(m, alu_o, addr_r, alu_l.q, "ea_r") + # select either zero or src1 if opcode says so + op_is_z = oper_r.zero_a + src1_or_z = Signal(self.rwid, reset_less=True) + m.d.comb += src1_or_z.eq(Mux(op_is_z, 0, srl[0])) + # select either immediate or src2 if opcode says so op_is_imm = oper_r.imm_data.imm_ok src2_or_imm = Signal(self.rwid, reset_less=True) m.d.comb += src2_or_imm.eq(Mux(op_is_imm, oper_r.imm_data.imm, srl[1])) # now do the ALU addr add: one cycle, and say "ready" (next cycle, too) - sync += alu_o.eq(srl[0] + src2_or_imm) # actual EA + sync += alu_o.eq(src1_or_z + src2_or_imm) # actual EA sync += alu_ok.eq(alu_valid) # keep ack in sync with EA # decode bits of operand (latched) @@ -383,8 +385,8 @@ class LDSTCompUnit(Elaboratable): busy_o = self.busy_o comb += self.busy_o.eq(opc_l.q) # | self.pi.busy_o) # busy out - # 1st operand read-request is simple: always need it - comb += self.rd.rel[0].eq(src_l.q[0] & busy_o) + # 1st operand read-request only when zero not active + comb += self.rd.rel[0].eq(src_l.q[0] & busy_o & ~op_is_z) # 2nd operand only needed when immediate is not active comb += self.rd.rel[1].eq(src_l.q[1] & busy_o & ~op_is_imm) diff --git a/src/soc/fu/ldst/ldst_input_record.py b/src/soc/fu/ldst/ldst_input_record.py index 33341b99..3958009a 100644 --- a/src/soc/fu/ldst/ldst_input_record.py +++ b/src/soc/fu/ldst/ldst_input_record.py @@ -13,6 +13,7 @@ class CompLDSTOpSubset(Record): def __init__(self, name=None): layout = (('insn_type', InternalOp), ('imm_data', Layout((("imm", 64), ("imm_ok", 1)))), + ('zero_a', 1), ('is_32bit', 1), ('is_signed', 1), ('data_len', 4), @@ -25,6 +26,7 @@ class CompLDSTOpSubset(Record): # grrr. Record does not have kwargs self.insn_type.reset_less = True self.is_32bit.reset_less = True + self.zero_a.reset_less = True self.is_signed.reset_less = True self.data_len.reset_less = True self.byte_reverse.reset_less = True @@ -43,6 +45,7 @@ class CompLDSTOpSubset(Record): def ports(self): return [self.insn_type, self.is_32bit, + self.zero_a, self.is_signed, self.data_len, self.byte_reverse,