From: Florent Kermarrec Date: Fri, 3 Jul 2020 18:11:05 +0000 (+0200) Subject: targets: remove sdcard clock domain (now generated in the PHY). X-Git-Tag: 24jan2021_ls180~109 X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=2bfa372b7c5db2d7309725afcf0b501924509cf7;p=litex.git targets: remove sdcard clock domain (now generated in the PHY). --- diff --git a/litex/boards/targets/nexys4ddr.py b/litex/boards/targets/nexys4ddr.py index ea2b62c1..33203154 100755 --- a/litex/boards/targets/nexys4ddr.py +++ b/litex/boards/targets/nexys4ddr.py @@ -30,7 +30,6 @@ class _CRG(Module): self.clock_domains.cd_sys2x_dqs = ClockDomain(reset_less=True) self.clock_domains.cd_clk200 = ClockDomain() self.clock_domains.cd_eth = ClockDomain() - self.clock_domains.cd_sd = ClockDomain() # # # @@ -42,7 +41,6 @@ class _CRG(Module): pll.create_clkout(self.cd_sys2x_dqs, 2*sys_clk_freq, phase=90) pll.create_clkout(self.cd_clk200, 200e6) pll.create_clkout(self.cd_eth, 50e6) - pll.create_clkout(self.cd_sd, 10e6) self.submodules.idelayctrl = S7IDELAYCTRL(self.cd_clk200) diff --git a/litex/boards/targets/nexys_video.py b/litex/boards/targets/nexys_video.py index 70a58660..aa921092 100755 --- a/litex/boards/targets/nexys_video.py +++ b/litex/boards/targets/nexys_video.py @@ -30,7 +30,6 @@ class _CRG(Module): self.clock_domains.cd_sys4x_dqs = ClockDomain(reset_less=True) self.clock_domains.cd_clk200 = ClockDomain() self.clock_domains.cd_clk100 = ClockDomain() - self.clock_domains.cd_sd = ClockDomain() # # # @@ -42,7 +41,6 @@ class _CRG(Module): pll.create_clkout(self.cd_sys4x_dqs, 4*sys_clk_freq, phase=90) pll.create_clkout(self.cd_clk200, 200e6) pll.create_clkout(self.cd_clk100, 100e6) - pll.create_clkout(self.cd_sd, 10e6) self.submodules.idelayctrl = S7IDELAYCTRL(self.cd_clk200) diff --git a/litex/boards/targets/ulx3s.py b/litex/boards/targets/ulx3s.py index 915eab8e..98448974 100755 --- a/litex/boards/targets/ulx3s.py +++ b/litex/boards/targets/ulx3s.py @@ -32,7 +32,6 @@ class _CRG(Module): def __init__(self, platform, sys_clk_freq, with_usb_pll=False): self.clock_domains.cd_sys = ClockDomain() self.clock_domains.cd_sys_ps = ClockDomain(reset_less=True) - self.clock_domains.cd_sd = ClockDomain() # # # @@ -46,9 +45,7 @@ class _CRG(Module): pll.register_clkin(clk25, 25e6) pll.create_clkout(self.cd_sys, sys_clk_freq) pll.create_clkout(self.cd_sys_ps, sys_clk_freq, phase=90) - pll.create_clkout(self.cd_sd, 10e6) self.specials += AsyncResetSynchronizer(self.cd_sys, ~pll.locked | rst) - self.specials += AsyncResetSynchronizer(self.cd_sd, ~pll.locked | rst) # USB PLL if with_usb_pll: