From: Prachi Godbole Date: Mon, 6 Mar 2017 10:08:51 +0000 (+0000) Subject: mips.c (mips_gen_const_int_vector): Change type of last argument. X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=334b3c4b8400c23382b44c14779a5d789b8cb1d4;p=gcc.git mips.c (mips_gen_const_int_vector): Change type of last argument. gcc/ * config/mips/mips.c (mips_gen_const_int_vector): Change type of last argument. * config/mips/mips-protos.h (mips_gen_const_int_vector): Likewise. gcc/testsuite/ * gcc.target/mips/msa-bclri.c: New test. From-SVN: r245910 --- diff --git a/gcc/ChangeLog b/gcc/ChangeLog index 8c9396795c4..5157670b995 100644 --- a/gcc/ChangeLog +++ b/gcc/ChangeLog @@ -1,3 +1,9 @@ +2017-03-06 Prachi Godbole + + * config/mips/mips.c (mips_gen_const_int_vector): Change type of last + argument. + * config/mips/mips-protos.h (mips_gen_const_int_vector): Likewise. + 2017-03-06 Richard Biener * lto-streamer.c (lto_check_version): Use %qs in diagnostics. diff --git a/gcc/config/mips/mips-protos.h b/gcc/config/mips/mips-protos.h index b1bb22d7b95..95819ae8532 100644 --- a/gcc/config/mips/mips-protos.h +++ b/gcc/config/mips/mips-protos.h @@ -294,7 +294,7 @@ extern bool mips_const_vector_shuffle_set_p (rtx, machine_mode); extern bool mips_const_vector_bitimm_set_p (rtx, machine_mode); extern bool mips_const_vector_bitimm_clr_p (rtx, machine_mode); extern rtx mips_msa_vec_parallel_const_half (machine_mode, bool); -extern rtx mips_gen_const_int_vector (machine_mode, int); +extern rtx mips_gen_const_int_vector (machine_mode, HOST_WIDE_INT); extern bool mips_secondary_memory_needed (enum reg_class, enum reg_class, machine_mode); extern bool mips_cannot_change_mode_class (machine_mode, diff --git a/gcc/config/mips/mips.c b/gcc/config/mips/mips.c index 4e13fbe1ec3..7778207dfc4 100644 --- a/gcc/config/mips/mips.c +++ b/gcc/config/mips/mips.c @@ -21630,7 +21630,7 @@ mips_expand_vi_broadcast (machine_mode vmode, rtx target, rtx elt) /* Return a const_int vector of VAL with mode MODE. */ rtx -mips_gen_const_int_vector (machine_mode mode, int val) +mips_gen_const_int_vector (machine_mode mode, HOST_WIDE_INT val) { int nunits = GET_MODE_NUNITS (mode); rtvec v = rtvec_alloc (nunits); diff --git a/gcc/testsuite/ChangeLog b/gcc/testsuite/ChangeLog index 26bfb0ac170..ed9bcb16466 100644 --- a/gcc/testsuite/ChangeLog +++ b/gcc/testsuite/ChangeLog @@ -1,3 +1,7 @@ +2017-03-06 Prachi Godbole + + * gcc.target/mips/msa-bclri.c: New test. + 2017-03-05 Paolo Carlini PR c++/70266 diff --git a/gcc/testsuite/gcc.target/mips/msa-bclri.c b/gcc/testsuite/gcc.target/mips/msa-bclri.c new file mode 100644 index 00000000000..23c0442173e --- /dev/null +++ b/gcc/testsuite/gcc.target/mips/msa-bclri.c @@ -0,0 +1,15 @@ +/* { dg-do compile } */ +/* { dg-options "-mno-mips16 -mfp64 -mhard-float -mmsa" } */ + +typedef long long v2i64 __attribute__ ((vector_size(16))); + +/* Test MSA AND.d optimization: generate BCLRI.d instead, for immediate const + vector operand with only one bit clear. */ + +void +and_d_msa (v2i64 *vx, v2i64 *vy) +{ + v2i64 and_vec = {0x7FFFFFFFFFFFFFFF, 0x7FFFFFFFFFFFFFFF}; + *vy = (*vx) & and_vec; +} +/* { dg-final { scan-assembler "bclri.d" } } */