From: Sylvia Taylor Date: Thu, 30 May 2019 17:36:52 +0000 (+0000) Subject: [aarch64]: add support for fabd in sve X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=3db85990dbde7f9c8212fe0fb8a241c5d2993198;p=gcc.git [aarch64]: add support for fabd in sve This patch adds support in SVE to combine: - fsub and fabs into fabd fsub z0.s, z0.s, z1.s fabs z0.s, p1/m, z0.s --- fabd z0.s, p1/m, z0.s, z1.s 2019-05-30 Sylvia Taylor gcc/ * config/aarch64/aarch64-sve.md (*fabd3): New. gcc/testsuite/ * gcc.target/aarch64/sve/fabd_1.c: New. From-SVN: r271785 --- diff --git a/gcc/ChangeLog b/gcc/ChangeLog index c912da60120..caee629653f 100644 --- a/gcc/ChangeLog +++ b/gcc/ChangeLog @@ -1,3 +1,7 @@ +2019-05-30 Sylvia Taylor + + * config/aarch64/aarch64-sve.md (*fabd3): New. + 2019-05-30 Bill Schmidt Michael Meissner diff --git a/gcc/config/aarch64/aarch64-sve.md b/gcc/config/aarch64/aarch64-sve.md index b9cb1fae98c..255058650f9 100644 --- a/gcc/config/aarch64/aarch64-sve.md +++ b/gcc/config/aarch64/aarch64-sve.md @@ -2528,6 +2528,19 @@ "\t%0., %1/m, %2." ) +(define_insn "*fabd3" + [(set (match_operand:SVE_F 0 "register_operand" "=w") + (unspec:SVE_F + [(match_operand: 1 "register_operand" "Upl") + (abs:SVE_F + (minus:SVE_F + (match_operand:SVE_F 2 "register_operand" "0") + (match_operand:SVE_F 3 "register_operand" "w")))] + UNSPEC_MERGE_PTRUE))] + "TARGET_SVE" + "fabd\t%0., %1/m, %2., %3." +) + ;; Unpredicated FRINTy. (define_expand "2" [(set (match_operand:SVE_F 0 "register_operand") diff --git a/gcc/testsuite/ChangeLog b/gcc/testsuite/ChangeLog index 92679459857..1d8b3e85a0f 100644 --- a/gcc/testsuite/ChangeLog +++ b/gcc/testsuite/ChangeLog @@ -1,3 +1,7 @@ +2019-05-30 Sylvia Taylor + + * gcc.target/aarch64/sve/fabd_1.c: New. + 2019-05-30 Iain Sandoe * gcc.target/i386/pr86257.c: Require native TLS support. diff --git a/gcc/testsuite/gcc.target/aarch64/sve/fabd_1.c b/gcc/testsuite/gcc.target/aarch64/sve/fabd_1.c new file mode 100644 index 00000000000..13ad83be24c --- /dev/null +++ b/gcc/testsuite/gcc.target/aarch64/sve/fabd_1.c @@ -0,0 +1,35 @@ +/* { dg-do assemble { target aarch64_asm_sve_ok } } */ +/* { dg-options "-O3 --save-temps" } */ + +#define N 16 + +typedef float *__restrict__ vnx4sf; +typedef double *__restrict__ vnx2df; +typedef _Float16 *__restrict__ vnx8hf_a; +typedef __fp16 *__restrict__ vnx8hf_b; + +extern float fabsf (float); +extern double fabs (double); + +#define FABD(type, abs, n) \ + void fabd_##type (type res, type a, type b) \ + { \ + int i; \ + for (i = 0; i < n; i++) \ + res[i] = abs (a[i] - b[i]); \ + } + +#define TEST_SVE_F_MODES(FUNC) \ + FUNC (vnx2df, fabs, N) \ + FUNC (vnx4sf, fabsf, N) \ + FUNC (vnx8hf_a, fabsf, N) \ + FUNC (vnx8hf_b, fabsf, N) \ + +TEST_SVE_F_MODES (FABD) + +/* { dg-final { scan-assembler "fabd" } } */ +/* { dg-final { scan-assembler-not "fsub" } } */ +/* { dg-final { scan-assembler-not "fabs" } } */ +/* { dg-final { scan-assembler-times {\tfabd\tz[0-9]+\.d, p[0-7]/m, z[0-9]+\.d, z[0-9]+\.d\n} 1 } } */ +/* { dg-final { scan-assembler-times {\tfabd\tz[0-9]+\.s, p[0-7]/m, z[0-9]+\.s, z[0-9]+\.s\n} 1 } } */ +/* { dg-final { scan-assembler-times {\tfabd\tz[0-9]+\.h, p[0-7]/m, z[0-9]+\.h, z[0-9]+\.h\n} 4 } } */