From: Kyrylo Tkachov Date: Wed, 1 Jun 2016 10:44:07 +0000 (+0000) Subject: [ARM] Use proper output modifier for DImode register in store exclusive patterns X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=4272cd33e14916f16370814f1dcf9b3d31b50893;p=gcc.git [ARM] Use proper output modifier for DImode register in store exclusive patterns * config/arm/sync.md (arm_store_exclusive): Use 'H' output modifier on operands[2] rather than creating a new entry in out-of-bounds memory of the operands array. (arm_store_release_exclusivedi): Likewise. From-SVN: r236984 --- diff --git a/gcc/ChangeLog b/gcc/ChangeLog index b9baf4c9c0a..0bb7f286c8e 100644 --- a/gcc/ChangeLog +++ b/gcc/ChangeLog @@ -1,3 +1,10 @@ +2016-06-01 Kyrylo Tkachov + + * config/arm/sync.md (arm_store_exclusive): + Use 'H' output modifier on operands[2] rather than creating a new + entry in out-of-bounds memory of the operands array. + (arm_store_release_exclusivedi): Likewise. + 2016-06-01 Kyrylo Tkachov * config/arm/arm.c (arm_fusion_enabled_p): New function. diff --git a/gcc/config/arm/sync.md b/gcc/config/arm/sync.md index 0589e4d8905..abcfbcb1eac 100644 --- a/gcc/config/arm/sync.md +++ b/gcc/config/arm/sync.md @@ -452,14 +452,13 @@ { if (mode == DImode) { - rtx value = operands[2]; /* The restrictions on target registers in ARM mode are that the two registers are consecutive and the first one is even; Thumb is actually more flexible, but DI should give us this anyway. - Note that the 1st register always gets the lowest word in memory. */ - gcc_assert ((REGNO (value) & 1) == 0 || TARGET_THUMB2); - operands[3] = gen_rtx_REG (SImode, REGNO (value) + 1); - return "strexd%?\t%0, %2, %3, %C1"; + Note that the 1st register always gets the + lowest word in memory. */ + gcc_assert ((REGNO (operands[2]) & 1) == 0 || TARGET_THUMB2); + return "strexd%?\t%0, %2, %H2, %C1"; } return "strex%?\t%0, %2, %C1"; } @@ -475,11 +474,9 @@ VUNSPEC_SLX))] "TARGET_HAVE_LDACQ && ARM_DOUBLEWORD_ALIGN" { - rtx value = operands[2]; /* See comment in arm_store_exclusive above. */ - gcc_assert ((REGNO (value) & 1) == 0 || TARGET_THUMB2); - operands[3] = gen_rtx_REG (SImode, REGNO (value) + 1); - return "stlexd%?\t%0, %2, %3, %C1"; + gcc_assert ((REGNO (operands[2]) & 1) == 0 || TARGET_THUMB2); + return "stlexd%?\t%0, %2, %H2, %C1"; } [(set_attr "predicable" "yes") (set_attr "predicable_short_it" "no")])