From: Luke Kenneth Casson Leighton Date: Tue, 14 Jun 2022 11:34:09 +0000 (+0100) Subject: add link to draft horizontal/vertical-first image X-Git-Tag: opf_rfc_ls005_v1~1793 X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=466567a09ef6119257ace960df4130e5a7a27eb5;p=libreriscv.git add link to draft horizontal/vertical-first image --- diff --git a/openpower/sv/SimpleV_rationale.mdwn b/openpower/sv/SimpleV_rationale.mdwn index 84eab2415..d16c79a2b 100644 --- a/openpower/sv/SimpleV_rationale.mdwn +++ b/openpower/sv/SimpleV_rationale.mdwn @@ -846,9 +846,6 @@ There is also no reason why this type of arrangement should not be deployed in Multi-Chip-Module (aka "Chiplet") form, giving all the advantages of the performance boost that goes with smaller line-drivers. - -Draft Image (placeholder): - # Transparently-Distributed Vector Processing @@ -905,6 +902,10 @@ definitely compelling enough to warrant in-depth investigation. **Use-case: Matrix and Convolutions** +DRAFT image: + + + First, some important definitions, because there are two different Vectorisation Modes in SVP64: