From: Eric Botcazou Date: Thu, 5 Jun 2003 08:36:53 +0000 (+0200) Subject: md.texi (Machine Constraints): Correct the meaning of constraints related to floating... X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=53e5f173239cede18bf6c52642d97c38b941467a;p=gcc.git md.texi (Machine Constraints): Correct the meaning of constraints related to floating-point registers on SPARC. * doc/md.texi (Machine Constraints): Correct the meaning of constraints related to floating-point registers on SPARC. From-SVN: r67481 --- diff --git a/gcc/ChangeLog b/gcc/ChangeLog index 8697fa683db..b639d1727a9 100644 --- a/gcc/ChangeLog +++ b/gcc/ChangeLog @@ -1,3 +1,8 @@ +2003-06-05 Eric Botcazou + + * doc/md.texi (Machine Constraints): Correct the meaning of + constraints related to floating-point registers on SPARC. + 2003-06-05 Eric Botcazou Paolo Bonzini diff --git a/gcc/doc/md.texi b/gcc/doc/md.texi index 8b319cfb4c6..314ecf055a6 100644 --- a/gcc/doc/md.texi +++ b/gcc/doc/md.texi @@ -2015,23 +2015,24 @@ Constants in the range @minus{}8 to 2 @item SPARC---@file{sparc.h} @table @code @item f -Floating-point register that can hold 32- or 64-bit values. +Floating-point register on the SPARC-V8 architecture and +lower floating-point register on the SPARC-V9 architecture. @item e -Floating-point register that can hold 64- or 128-bit values. +Floating-point register. It is equivalent to @samp{f} on the +SPARC-V8 architecture and contains both lower and upper +floating-point registers on the SPARC-V9 architecture. @item c Floating-point condition code register. @item d -Floating-point register that can hold 32- or 64-bit values. -It is only valid on the SPARC-V9 architecture when the Visual -Instructions Set is available. +Lower floating-point register. It is only valid on the SPARC-V9 +architecture when the Visual Instruction Set is available. @item b -Floating-point register that can hold 64- or 128-bit values. -It is only valid on the SPARC-V9 architecture when the Visual -Instructions Set is available. +Floating-point register. It is only valid on the SPARC-V9 architecture +when the Visual Instruction Set is available. @item h 64-bit global or out register for the SPARC-V8+ architecture.