From: Jean-Paul Chaput Date: Fri, 18 Jun 2021 17:22:04 +0000 (+0200) Subject: Keep track of the latest debugged nets (antenna & DRC). X-Git-Tag: LS180_RC3 X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=5439bb0c4eea702f9c2b6dd6e54b492f822ecfec;p=soclayout.git Keep track of the latest debugged nets (antenna & DRC). --- diff --git a/experiments9/tsmc_c018/coriolis2/katana.py b/experiments9/tsmc_c018/coriolis2/katana.py index f239754..9477447 100644 --- a/experiments9/tsmc_c018/coriolis2/katana.py +++ b/experiments9/tsmc_c018/coriolis2/katana.py @@ -5,3 +5,13 @@ from Hurricane import DebugSession #DebugSession.addToTrace( katana.getCell().getNet( 'xer_so_ok' ) ) #DebugSession.addToTrace( katana.getCell().getNet( 'core.libresocsim_libresoc_interface0_dat_w(28)' ) ) #DebugSession.addToTrace( katana.getCell().getNet( 'core.libresocsim_libresoc_interface1_dat_r(8)' ) ) +# Antenna @(4567,1932) +#DebugSession.addToTrace( katana.getCell().getNet( 'core.subckt_12948_test_issuer.subckt_0_ti.subckt_3774_core.subckt_4317_fus.subckt_6_mul0.subckt_1030_alu_mul0.mul_pipe1_ra_bit19_hfns_3' ) ) +# M3 spacing (no need to expand) +# [ERROR] Overlap in between: +# +# +# TargetU:3958.43um SourceU:3958.4um +#DebugSession.addToTrace( katana.getCell().getNet( 'core.subckt_12948_test_issuer.subckt_0_ti.subckt_3774_core.subckt_4310_dec_duiuvu.dec_duiuvu_in2_sel_bit3_hfns_1' ) ) +# M4 min area. U-Turn not supressed. +#DebugSession.addToTrace( katana.getCell().getNet( 'core.libresocsim_libresoc_interface0_sel_3_hfns_0' ) )