From: Ramana Radhakrishnan Date: Mon, 5 Oct 2015 11:08:45 +0000 (+0000) Subject: [Patch ARM/ AArch64] Fix typo in vcvt_f16.c testcase . X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=562eadf8e0f3a993ce3c2369a98baf0bf942091c;p=gcc.git [Patch ARM/ AArch64] Fix typo in vcvt_f16.c testcase . This test worked by accident. While looking at why this was failing randomly in my builds, I discovered a bug in the way in which the testcases were written up in this case. 2015-10-05 Ramana Radhakrishnan * gcc.target/aarch64/advsimd-intrinsics/vcvt_f16.c (TEST_MSG): Fix typo. (exec_vcvt): Add comments. From-SVN: r228470 --- diff --git a/gcc/testsuite/ChangeLog b/gcc/testsuite/ChangeLog index c1282b357a8..3cb201ea59c 100644 --- a/gcc/testsuite/ChangeLog +++ b/gcc/testsuite/ChangeLog @@ -1,3 +1,8 @@ +2015-10-05 Ramana Radhakrishnan + + * gcc.target/aarch64/advsimd-intrinsics/vcvt_f16.c (TEST_MSG): Fix typo. + (exec_vcvt): Add comments. + 2015-10-04 Uros Bizjak PR rtl-optimization/67447 diff --git a/gcc/testsuite/gcc.target/aarch64/advsimd-intrinsics/vcvt_f16.c b/gcc/testsuite/gcc.target/aarch64/advsimd-intrinsics/vcvt_f16.c index 48e50e18263..c3e4d4f6e16 100644 --- a/gcc/testsuite/gcc.target/aarch64/advsimd-intrinsics/vcvt_f16.c +++ b/gcc/testsuite/gcc.target/aarch64/advsimd-intrinsics/vcvt_f16.c @@ -21,7 +21,7 @@ exec_vcvt (void) { clean_results (); -#define TEST_MSG vcvt_f32_f16 +#define TEST_MSG "vcvt_f32_f16" { VECT_VAR_DECL (buffer_src, float, 16, 4) [] = { 16.0, 15.0, 14.0, 13.0 }; @@ -39,7 +39,7 @@ exec_vcvt (void) clean_results (); -#define TEST_MSG vcvt_f16_f32 +#define TEST_MSG "vcvt_f16_f32" { VECT_VAR_DECL (buffer_src, float, 32, 4) [] = { 1.5, 2.5, 3.5, 4.5 }; DECL_VARIABLE (vector_src, float, 32, 4); @@ -54,6 +54,8 @@ exec_vcvt (void) } #undef TEST_MSG + /* We run more tests for AArch64 as the relevant intrinsics + do not exist on AArch32. */ #if defined (__aarch64__) clean_results ();