From: lkcl Date: Thu, 8 Sep 2022 16:56:06 +0000 (+0100) Subject: (no commit message) X-Git-Tag: opf_rfc_ls005_v1~604 X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=77f2390b4819b16b05f79d3d00a94647f9bc831a;p=libreriscv.git --- diff --git a/openpower/sv/rfc/ls001.mdwn b/openpower/sv/rfc/ls001.mdwn index cd106f017..3aeb65859 100644 --- a/openpower/sv/rfc/ls001.mdwn +++ b/openpower/sv/rfc/ls001.mdwn @@ -1,5 +1,3 @@ -[[!tag opf_rfc]] - # OpenPOWER Foundation External RFC LS001 Links @@ -237,7 +235,7 @@ Transcendentals are required: * QTY 33of X-Form "1-argument" (fsin, fsins, fcos, fcoss) * QTY 15of X-Form "2-argument" (pow, atan2, fhypot) --- +[[!tag opf_rfc]] [^extend]: Prefix opcode space **must** be reserved in advance to do so, in order to avoid the catastrophic binary-incompatibility mistake made by RISC-V RVV and ARM SVE/2 [^likeext001]: SVP64-Single is remarkably similar to the "bit 1" of EXT001 being set to indicate that the 64-bits is to be allocated in full to a new encoding, but in fact it still embeds v3.0 Scalar operations.