From: Luke Kenneth Casson Leighton Date: Fri, 27 Oct 2023 10:15:19 +0000 (+0100) Subject: whitespace cleanup X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=86c510b4eb41bccf56eb2be09312f18931824d50;p=openpower-isa.git whitespace cleanup --- diff --git a/openpower/isa/fixedstoreshift.mdwn b/openpower/isa/fixedstoreshift.mdwn index 91f1f118..3b04b75c 100644 --- a/openpower/isa/fixedstoreshift.mdwn +++ b/openpower/isa/fixedstoreshift.mdwn @@ -237,12 +237,10 @@ Description: Let the effective address (EA) be the sum of the contents of register RB shifted by (SH+1), and (RA|0). - (RS)56:63 are stored into bits 0:7 of the - halfword in storage addressed by EA. (RS) 48:55 are - stored into bits 8:15 of the halfword in storage - (RS)[48:55] are stored into bits 8:15 of the halfword in storage - addressed by EA. + (RS)56:63 are stored into bits 0:7 of the halfword in storage + addressed by EA. (RS)[48:55] are stored into bits 8:15 of + the halfword in storage addressed by EA. Special Registers Altered: @@ -269,7 +267,6 @@ Description: (RS)[56:63] are stored into bits 0:7 of the word in storage addressed by EA. (RS) [48:55] are stored into bits 8:15 of the word in storage addressed by EA. - (RS)[40:47] are stored into bits 16:23 of the word in stor- age addressed by EA. (RS) [32:39] are stored into bits 24:31 of the word in storage addressed by EA.