From: Sebastien Bourdeauducq Date: Sun, 14 Apr 2013 11:55:04 +0000 (+0200) Subject: bus/csr/SRAM: fix Module conversion errors X-Git-Tag: 24jan2021_ls180~2099^2~607 X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=8e11fcf1d004f1d244d5a0ac4aecefe4cc1cb50e;p=litex.git bus/csr/SRAM: fix Module conversion errors --- diff --git a/migen/bus/csr.py b/migen/bus/csr.py index 1a2b4972..3062117d 100644 --- a/migen/bus/csr.py +++ b/migen/bus/csr.py @@ -61,14 +61,14 @@ class SRAM(Module): else: mem = Memory(data_width, mem_or_size//(data_width//8)) if mem.width > data_width: - csrw_per_memw = (self.mem.width + data_width - 1)//data_width + csrw_per_memw = (mem.width + data_width - 1)//data_width word_bits = bits_for(csrw_per_memw-1) else: csrw_per_memw = 1 word_bits = 0 page_bits = _compute_page_bits(mem.depth + word_bits) if page_bits: - self._page = CSRStorage(page_bits, name=self.mem.name_override + "_page") + self._page = CSRStorage(page_bits, name=mem.name_override + "_page") else: self._page = None if read_only is None: @@ -94,7 +94,7 @@ class SRAM(Module): if word_bits: word_index = Signal(word_bits) word_expanded = Signal(csrw_per_memw*data_width) - sync.append(word_index.eq(self.bus.adr[:word_bits])) + self.sync += word_index.eq(self.bus.adr[:word_bits]) self.comb += [ word_expanded.eq(port.dat_r), If(sel_r,