From: lkcl Date: Sun, 14 Nov 2021 15:11:39 +0000 (+0000) Subject: (no commit message) X-Git-Tag: opf_rfc_ls005_v1~3395 X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=a0823d72fcf19dd1112395c36432c1903ba9f98a;p=libreriscv.git --- diff --git a/docs/pinmux.mdwn b/docs/pinmux.mdwn index 0f4e47891..93c252924 100644 --- a/docs/pinmux.mdwn +++ b/docs/pinmux.mdwn @@ -13,7 +13,7 @@ out-enable) to be routed right the way from the ASIC, all the way to the IO PAD, where only then does a wire bond connect it to a single pin. - +[[!img CH02-44.gif]] Designing an ASIC, there is no guarantee that the IO pad is working when manufactured. Worse, the peripheral could be @@ -51,5 +51,6 @@ an ASIC that combines **both** JTAG Boundary Scan **and** GPIO Muxing, down to layout considerations using coriolis2. + width=500 /> +[[!img gpio_block.png]]