From: Doug Evans Date: Wed, 23 Sep 2009 22:30:55 +0000 (+0000) Subject: * m32r.cpu (sth-plus): Fix address mode and calculation. X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=ab5f875d24fd1eee651b37a7a01d069dd3b56f00;p=binutils-gdb.git * m32r.cpu (sth-plus): Fix address mode and calculation. (stb-plus): Ditto. (clrpsw): Fix mask calculation. (bset, bclr, btst): Make mode in bit calculation match expression. * xc16x.cpu (rtl-version): Set to 0.8. (gr-names, ext-names,psw-names): Update, print-name -> enum-prefix, make uppercase. Remove unnecessary name-prefix spec. (grb-names, conditioncode-names, extconditioncode-names): Ditto. (grb8-names, r8-names, regmem8-names, regdiv8-names): Ditto. (reg0-name, reg0-name1, regbmem8-names, memgr8-names): Ditto. (h-cr): New hardware. (muls): Comment out parts that won't compile, add fixme. (mulu, divl, divlu, jmpabs, jmpa-, jmprel, jbc, jnbs, callr): Ditto. (scxti, scxtmg, scxtm, bclear, bclr18, bset19, bitset, bmov): Ditto. (bmovn, band, bor, bxor, bcmp, bfldl, bfldh): Ditto. --- diff --git a/cpu/ChangeLog b/cpu/ChangeLog index 5a47a6877e0..2afbaf2d9d8 100644 --- a/cpu/ChangeLog +++ b/cpu/ChangeLog @@ -1,3 +1,22 @@ +2009-09-23 Doug Evans + + * m32r.cpu (sth-plus): Fix address mode and calculation. + (stb-plus): Ditto. + (clrpsw): Fix mask calculation. + (bset, bclr, btst): Make mode in bit calculation match expression. + + * xc16x.cpu (rtl-version): Set to 0.8. + (gr-names, ext-names,psw-names): Update, print-name -> enum-prefix, + make uppercase. Remove unnecessary name-prefix spec. + (grb-names, conditioncode-names, extconditioncode-names): Ditto. + (grb8-names, r8-names, regmem8-names, regdiv8-names): Ditto. + (reg0-name, reg0-name1, regbmem8-names, memgr8-names): Ditto. + (h-cr): New hardware. + (muls): Comment out parts that won't compile, add fixme. + (mulu, divl, divlu, jmpabs, jmpa-, jmprel, jbc, jnbs, callr): Ditto. + (scxti, scxtmg, scxtm, bclear, bclr18, bset19, bitset, bmov): Ditto. + (bmovn, band, bor, bxor, bcmp, bfldl, bfldh): Ditto. + 2009-07-16 Doug Evans * cpu/simplify.inc (*): One line doc strings don't need \n. diff --git a/cpu/m32r.cpu b/cpu/m32r.cpu index a06a5e51b45..08eec2acde0 100644 --- a/cpu/m32r.cpu +++ b/cpu/m32r.cpu @@ -2089,10 +2089,10 @@ "sth $src1,@$src2+" (+ OP1_2 OP2_3 src1 src2) ; This has to be coded carefully to avoid an "earlyclobber" of src2. - (sequence ((HI new-src2)) - (set (mem HI new-src2) src1) - (set new-src2 (add src2 (const 2))) - (set src2 new-src2)) + (sequence ((WI new-src2)) + (set new-src2 src2) + (set (mem HI new-src2) src1) + (set src2 (add new-src2 (const 2)))) ((m32rx (unit u-store) (unit u-exec (in dr src2) (out dr src2) (cycles 0))) (m32r2 (unit u-store) @@ -2105,10 +2105,10 @@ "stb $src1,@$src2+" (+ OP1_2 OP2_1 src1 src2) ; This has to be coded carefully to avoid an "earlyclobber" of src2. - (sequence ((QI new-src2)) - (set (mem QI new-src2) src1) - (set new-src2 (add src2 (const 1))) - (set src2 new-src2)) + (sequence ((WI new-src2)) + (set new-src2 src2) + (set (mem QI new-src2) src1) + (set src2 (add new-src2 (const 1))) ((m32rx (unit u-store) (unit u-exec (in dr src2) (out dr src2) (cycles 0))) (m32r2 (unit u-store) @@ -2375,14 +2375,14 @@ () ) -; PSW &= ~((unsigned char) uimm8 | 0x000ff00) +; PSW &= ((~ uimm8) | 0xff00) (dni clrpsw "clrpsw" ((PIPE O) SPECIAL_M32R) "clrpsw $uimm8" (+ OP1_7 (f-r1 2) uimm8) (set USI (reg h-cr 0) (and USI (reg h-cr 0) - (or USI (inv BI uimm8) (const #xff00)))) + (or USI (zext SI (inv QI uimm8)) (const #xff00)))) () ) @@ -2402,7 +2402,7 @@ (+ OP1_10 (f-bit4 0) uimm3 OP2_6 sr slo16) (set QI (mem QI (add sr slo16)) (or QI (mem QI (add sr slo16)) - (sll USI (const 1) (sub (const 7) uimm3)))) + (sll QI (const 1) (sub (const 7) uimm3)))) () ) @@ -2413,7 +2413,7 @@ (+ OP1_10 (f-bit4 0) uimm3 OP2_7 sr slo16) (set QI (mem QI (add sr slo16)) (and QI (mem QI (add sr slo16)) - (inv QI (sll USI (const 1) (sub (const 7) uimm3))))) + (inv QI (sll QI (const 1) (sub (const 7) uimm3))))) () ) @@ -2422,7 +2422,6 @@ (SPECIAL_M32R (PIPE O)) "btst $uimm3,$sr" (+ OP1_0 (f-bit4 0) uimm3 OP2_15 sr) - (set condbit (and QI (srl USI sr (sub (const 7) uimm3)) (const 1))) + (set condbit (and QI (srl QI sr (sub (const 7) uimm3)) (const 1))) () ) - diff --git a/cpu/xc16x.cpu b/cpu/xc16x.cpu index 830869df1df..efa687d2b9f 100644 --- a/cpu/xc16x.cpu +++ b/cpu/xc16x.cpu @@ -22,6 +22,8 @@ ; Foundation, 51 Franklin Street - Fifth Floor, Boston, MA ; 02110-1301, USA. +(define-rtl-version 0 8) + (include "simplify.inc") ; define-arch appears first @@ -226,8 +228,7 @@ (define-keyword (name gr-names) - (print-name h-gr) - (prefix "") + (enum-prefix H-GR-) (values (r0 0) (r1 1) (r2 2) (r3 3) (r4 4) (r5 5) (r6 6) (r7 7) (r8 8) (r9 9) (r10 10) (r11 11) (r12 12) (r13 13) (r14 14) (r15 15)) @@ -240,10 +241,19 @@ (indices extern-keyword gr-names) ) +;; HACK: Various semantics refer to h-cr. +;; This is here to keep things working. +(define-hardware + (name h-cr) + (comment "cr registers") + (attrs PROFILE CACHE-ADDR) + (type register HI (16)) + (indices extern-keyword gr-names) +) + (define-keyword (name ext-names) - (print-name h-ext) - (prefix "") + (enum-prefix H-EXT-) (values (0x1 0) (0x2 1) (0x3 2) (0x4 3) ("1" 0) ("2" 1) ("3" 2) ("4" 3)) @@ -259,8 +269,7 @@ (define-keyword (name psw-names) - (print-name h-psw) - (prefix "") + (enum-prefix H-PSW-) (values ("IEN" 136) ("r0.11" 240) ("r1.11" 241) ("r2.11" 242) ("r3.11" 243) ("r4.11" 244) ("r5.11" 245) ("r6.11" 246) ("r7.11" 247) ("r8.11" 248) ("r9.11" 249) ("r10.11" 250) ("r11.11" 251) ("r12.11" 252) @@ -277,8 +286,7 @@ (define-keyword (name grb-names) - (print-name h-grb) - (prefix "") + (enum-prefix H-GRB-) (values (rl0 0) (rh0 1) (rl1 2) (rh1 3) (rl2 4) (rh2 5) (rl3 6) (rh3 7) (rl4 8) (rh4 9) (rl5 10) (rh5 11) (rl6 12) (rh6 13) (rl7 14) (rh7 15)) ) @@ -293,8 +301,7 @@ (define-keyword (name conditioncode-names) - (print-name h-cc) - (prefix "") + (enum-prefix H-CC-) (values (cc_UC 0) (cc_NET 1) (cc_Z 2) (cc_EQ 2) (cc_NZ 3) (cc_NE 3) (cc_V 4) (cc_NV 5) (cc_N 6) (cc_NN 7) (cc_ULT 8) (cc_UGE 9) (cc_C 8) (cc_NC 9) (cc_SGT 10) (cc_SLE 11) (cc_SLT 12) (cc_SGE 13) (cc_UGT 14) (cc_ULE 15)) @@ -309,8 +316,7 @@ (define-keyword (name extconditioncode-names) - (print-name h-ecc) - (prefix "") + (enum-prefix H-ECC-) (values(cc_UC 0) (cc_NET 2) (cc_Z 4) (cc_EQ 4) (cc_NZ 6) (cc_NE 6) (cc_V 8) (cc_NV 10) (cc_N 12) (cc_NN 14) (cc_ULT 16) (cc_UGE 18) (cc_C 16) (cc_NC 18) (cc_SGT 20) (cc_SLE 22) (cc_SLT 24) (cc_SGE 26) (cc_UGT 28) (cc_ULE 30) (cc_nusr0 1) (cc_nusr1 3) (cc_usr0 5) (cc_usr1 7)) @@ -325,8 +331,7 @@ (define-keyword (name grb8-names) - (print-name h-grb8) - (prefix "") + (enum-prefix H-GRB8-) (values (dpp0 0) (dpp1 1) (dpp2 2) (dpp3 3) (psw 136) (cp 8) (mdl 7) (mdh 6) (mdc 135) (sp 9) (csp 4) (vecseg 137) @@ -346,8 +351,7 @@ (define-keyword (name r8-names) - (print-name h-r8) - (prefix "") + (enum-prefix H-R8-) (values (dpp0 0) (dpp1 1) (dpp2 2) (dpp3 3) (psw 136) (cp 8) (mdl 7) (mdh 6) (mdc 135) (sp 9) (csp 4) (vecseg 137) @@ -367,8 +371,7 @@ (define-keyword (name regmem8-names) - (print-name h-regmem8) - (prefix "") + (enum-prefix H-REGMEM8-) (values (dpp0 0) (dpp1 1) (dpp2 2) (dpp3 3) (psw 136) (cp 8) (mdl 7) (mdh 6) (mdc 135) (sp 9) (csp 4) (vecseg 137) @@ -388,8 +391,7 @@ (define-keyword (name regdiv8-names) - (print-name h-regdiv8) - (prefix "") + (enum-prefix H-REGDIV8-) (values (r0 0) (r1 17) (r2 34) (r3 51) (r4 68) (r5 85) (r6 102) (r7 119) (r8 136) (r9 153) (r10 170) (r11 187) (r12 204) (r13 221) (r14 238) (r15 255)) ) @@ -404,8 +406,7 @@ (define-keyword (name reg0-name) - (print-name h-reg0) - (prefix "") + (enum-prefix H-REG0-) (values (0x1 1) (0x2 2) (0x3 3) (0x4 4) (0x5 5) (0x6 6) (0x7 7) (0x8 8) (0x9 9) (0xa 10) (0xb 11) (0xc 12) (0xd 13) (0xe 14) (0xf 15) ("1" 1) ("2" 2) ("3" 3) ("4" 4) ("5" 5) ("6" 6) ("7" 7) ("8" 8) ("9" 9) ("10" 10) ("11" 11) @@ -422,8 +423,7 @@ (define-keyword (name reg0-name1) - (print-name h-reg01) - (prefix "") + (enum-prefix H-REG01-) (values (0x1 1) (0x2 2) (0x3 3) (0x4 4) (0x5 5) (0x6 6) (0x7 7) ("1" 1) ("2" 2) ("3" 3) ("4" 4) ("5" 5) ("6" 6) ("7" 7)) ) @@ -438,8 +438,7 @@ (define-keyword (name regbmem8-names) - (print-name h-regbmem8) - (prefix "") + (enum-prefix H-REGBMEM8-) (values (dpp0 0) (dpp1 1) (dpp2 2) (dpp3 3) (psw 136) (cp 8) (mdl 7) (mdh 6) (mdc 135) (sp 9) (csp 4) (vecseg 137) @@ -459,8 +458,7 @@ (define-keyword (name memgr8-names) - (print-name h-memgr8) - (prefix "") + (enum-prefix H-MEMGR8-) (values (dpp0 65024) (dpp1 65026) (dpp2 65028) (dpp3 65030) (psw 65296) (cp 65040) (mdl 65038) (mdh 65036) (mdc 65294) (sp 65042) (csp 65032) (vecseg 65298) @@ -1107,7 +1105,7 @@ ((PIPE OS) (IDOC ALU)) "mul $src1,$src2" (+ OP1_0 OP2_11 src1 src2) - (reg SI h-md 0) + (nop) ;; FIXME: (reg SI h-md 0) () ) ; MULU Rwn,Rwm @@ -1115,7 +1113,7 @@ ((PIPE OS) (IDOC ALU)) "mulu $src1,$src2" (+ OP1_1 OP2_11 src1 src2) - (reg SI h-md 0) + (nop) ;; FIXME: (reg SI h-md 0) () ) ; DIV Rwn @@ -1135,8 +1133,8 @@ "divl $srdiv" (+ OP1_6 OP2_11 srdiv ) (sequence () - (set HI (reg HI h-cr 6) (div SI (reg SI h-md 0) srdiv)) - (set HI (reg HI h-cr 7) (mod SI (reg SI h-md 0) srdiv)) + (set HI (reg HI h-cr 6) 0) ;; FIXME: (div SI (reg SI h-md 0) srdiv)) + (set HI (reg HI h-cr 7) 0) ;; FIXME: (mod SI (reg SI h-md 0) srdiv)) ) () ) @@ -1146,8 +1144,8 @@ "divlu $srdiv" (+ OP1_7 OP2_11 srdiv ) (sequence () - (set HI (reg HI h-cr 6) (udiv SI (reg SI h-md 0) srdiv)) - (set HI (reg HI h-cr 7) (umod SI (reg SI h-md 0) srdiv)) + (set HI (reg HI h-cr 6) 0) ;; FIXME: (udiv SI (reg SI h-md 0) srdiv)) + (set HI (reg HI h-cr 7) 0) ;; FIXME: (umod SI (reg SI h-md 0) srdiv)) ) () ) @@ -1841,14 +1839,14 @@ (sequence ((HI tmp1) (HI tmp2)) (set tmp1 (mem HI caddr)) (set tmp2 (sub HI pc (mem HI caddr))) - (if (gt tmp2 (const 0)) (lt tmp2 (const 32)) (eq tmp2 (const 32)) + (if (gt tmp2 (const 0)) ;; FIXME: (lt tmp2 (const 32)) (eq tmp2 (const 32)) (set bitone (const 1))) - (if (lt tmp2 (const 0)) (eq tmp2 (const 0)) (gt tmp2 (const 32)) + (if (lt tmp2 (const 0)) ;; FIXME: (eq tmp2 (const 0)) (gt tmp2 (const 32)) (set bitone (const 0))) - (if (eq extcond (const 1) (ne extcond cc_Z)) + (if (eq extcond (const 1)) ;; FIXME: (ne extcond cc_Z)) (set bit01 (const 0)) (set HI pc (mem HI caddr))) - (if (ne extcond (const 1) (eq extcond cc_Z)) + (if (ne extcond (const 1)) ;; FIXME: (eq extcond cc_Z)) (set bit01 (const 1)) (set HI pc (add HI pc (const 2)))) ) @@ -1867,9 +1865,9 @@ (sequence ((HI tmp1) (HI tmp2)) (set tmp1 (mem HI caddr)) (set tmp2 (sub HI pc (mem HI caddr))) - (if (gt tmp2 (const 0)) (lt tmp2 (const 32)) (eq tmp2 (const 32)) + (if (gt tmp2 (const 0)) ;; FIXME: (lt tmp2 (const 32)) (eq tmp2 (const 32)) (set bitone (const 1))) - (if (lt tmp2 (const 0)) (eq tmp2 (const 0)) (gt tmp2 (const 32)) + (if (lt tmp2 (const 0)) ;; FIXME: (eq tmp2 (const 0)) (gt tmp2 (const 32)) (set bitone (const 0))) (set HI pc (add HI pc (const 2))) ) @@ -1900,9 +1898,9 @@ (sequence () (if QI (lt QI rel (const 0)) (sequence () - (neg QI rel) - (add QI rel (const 1)) - (mul QI rel (const 2)) + ;; FIXME: (neg QI rel) + ;; FIXME: (add QI rel (const 1)) + ;; FIXME: (mul QI rel (const 2)) (set HI pc (sub HI pc rel)) )) (set HI pc (add HI pc (mul QI rel (const 2)))) @@ -2004,8 +2002,8 @@ (if QI (lt QI relhi (const 0)) (set tmp2 (const 1)) (set tmp1 genreg) - (sll tmp2 qlobit) - (inv tmp2) + ;; FIXME: (sll tmp2 qlobit) + ;; FIXME: (inv tmp2) (set HI tmp1(and tmp1 tmp2)) (set HI genreg tmp1) (set HI pc (add HI pc (mul QI relhi (const 2))))) @@ -2052,7 +2050,7 @@ (if QI (lt QI relhi (const 0)) (set tmp2 (const 1)) (set tmp1 reg8) - (sll tmp2 qbit) + ;; FIXME: (sll tmp2 qbit) (set BI tmp1(or tmp1 tmp2)) (set HI reg8 tmp1) (set HI pc (add HI pc (mul QI relhi (const 2))))) @@ -2131,9 +2129,9 @@ (sequence () (if QI (lt QI rel (const 0)) (sequence () - (neg QI rel) - (add QI rel (const 1)) - (mul QI rel (const 2)) + ;; FIXME: (neg QI rel) + ;; FIXME: (add QI rel (const 1)) + ;; FIXME: (mul QI rel (const 2)) (set HI pc (sub HI pc rel)) )) (set HI pc (add HI pc (mul QI rel (const 2)))) @@ -2319,7 +2317,7 @@ (sequence ((HI tmp1) (HI tmp2)) (set HI tmp1 reg8) (set HI tmp2 uimm16) - (sub HI (reg HI h-cr 9) (const 2)) + ;; FIXME: (sub HI (reg HI h-cr 9) (const 2)) (set HI (reg HI h-cr 9) tmp1) (set HI reg8 tmp2) ) @@ -2343,7 +2341,7 @@ (sequence ((HI tmp1) (HI tmp2)) (set HI tmp1 regmem8) (set HI tmp2 memgr8) - (sub HI (reg HI h-cr 9) (const 2)) + ;; FIXME: (sub HI (reg HI h-cr 9) (const 2)) (set HI (reg HI h-cr 9) tmp1) (set HI regmem8 tmp2) ) @@ -2358,7 +2356,7 @@ (sequence ((HI tmp1) (HI tmp2)) (set HI tmp1 reg8) (set HI tmp2 memory) - (sub HI (reg HI h-cr 9) (const 2)) + ;; FIXME: (sub HI (reg HI h-cr 9) (const 2)) (set HI (reg HI h-cr 9) tmp1) (set HI reg8 tmp2) ) @@ -2659,8 +2657,8 @@ (sequence ((HI tmp1) (HI tmp2)) (set tmp2 (const 1)) (set tmp1 reg8) - (sll tmp2 qbit) - (inv tmp2) + ;; FIXME: (sll tmp2 qbit) + ;; FIXME: (inv tmp2) (set BI tmp1(and tmp1 tmp2)) (set HI reg8 tmp1)) () @@ -2675,8 +2673,8 @@ (sequence ((HI tmp1) (HI tmp2)) (set tmp2 (const 1)) (set tmp1 reg8) - (sll tmp2 qbit) - (inv tmp2) + ;; FIXME: (sll tmp2 qbit) + ;; FIXME: (inv tmp2) (set BI tmp1(and tmp1 tmp2)) (set HI reg8 tmp1)) () @@ -2708,7 +2706,7 @@ (sequence ((HI tmp1) (HI tmp2)) (set tmp2 (const 1)) (set tmp1 reg8) - (sll tmp2 qbit) + ;; FIXME: (sll tmp2 qbit) (set BI tmp1(or tmp1 tmp2)) (set HI reg8 tmp1)) () @@ -2724,7 +2722,7 @@ (sequence ((HI tmp1) (HI tmp2)) (set tmp2 (const 1)) (set tmp1 reg8) - (sll tmp2 qbit) + ;; FIXME: (sll tmp2 qbit) (set BI tmp1(or tmp1 tmp2)) (set HI reg8 tmp1)) () @@ -2760,10 +2758,10 @@ (set HI tmp2 reg8) (set tmp3 (const 1)) (set tmp4 (const 1)) - (sll tmp3 qlobit) - (sll tmp4 qhibit) - (and tmp1 tmp3) - (and tmp2 tmp4) + ;; FIXME: (sll tmp3 qlobit) + ;; FIXME: (sll tmp4 qhibit) + ;; FIXME: (and tmp1 tmp3) + ;; FIXME: (and tmp2 tmp4) (set BI tmp1 tmp2) (set HI reghi8 tmp1) (set HI reg8 tmp2)) @@ -2781,11 +2779,11 @@ (set HI tmp2 reg8) (set tmp3 (const 1)) (set tmp4 (const 1)) - (sll tmp3 qlobit) - (sll tmp4 qhibit) - (and tmp1 tmp3) - (and tmp2 tmp4) - (inv HI tmp2) + ;; FIXME: (sll tmp3 qlobit) + ;; FIXME: (sll tmp4 qhibit) + ;; FIXME: (and tmp1 tmp3) + ;; FIXME: (and tmp2 tmp4) + ;; FIXME: (inv HI tmp2) (set BI tmp1 tmp2) (set HI reghi8 tmp1) (set HI reg8 tmp2)) @@ -2803,10 +2801,10 @@ (set HI tmp2 reg8) (set tmp3 (const 1)) (set tmp4 (const 1)) - (sll tmp3 qlobit) - (sll tmp4 qhibit) - (and tmp1 tmp3) - (and tmp2 tmp4) + ;; FIXME: (sll tmp3 qlobit) + ;; FIXME: (sll tmp4 qhibit) + ;; FIXME: (and tmp1 tmp3) + ;; FIXME: (and tmp2 tmp4) (set BI tmp1(and tmp1 tmp2)) (set HI reghi8 tmp1) (set HI reg8 tmp2)) @@ -2824,10 +2822,10 @@ (set HI tmp2 reg8) (set tmp3 (const 1)) (set tmp4 (const 1)) - (sll tmp3 qlobit) - (sll tmp4 qhibit) - (and tmp1 tmp3) - (and tmp2 tmp4) + ;; FIXME: (sll tmp3 qlobit) + ;; FIXME: (sll tmp4 qhibit) + ;; FIXME: (and tmp1 tmp3) + ;; FIXME: (and tmp2 tmp4) (set BI tmp1(or tmp1 tmp2)) (set HI reghi8 tmp1) (set HI reg8 tmp2)) @@ -2845,10 +2843,10 @@ (set HI tmp2 reg8) (set tmp3 (const 1)) (set tmp4 (const 1)) - (sll tmp3 qlobit) - (sll tmp4 qhibit) - (and tmp1 tmp3) - (and tmp2 tmp4) + ;; FIXME: (sll tmp3 qlobit) + ;; FIXME: (sll tmp4 qhibit) + ;; FIXME: (and tmp1 tmp3) + ;; FIXME: (and tmp2 tmp4) (set BI tmp1(xor tmp1 tmp2)) (set HI reghi8 tmp1) (set HI reg8 tmp2)) @@ -2866,10 +2864,10 @@ (set HI tmp2 reg8) (set tmp3 (const 1)) (set tmp4 (const 1)) - (sll tmp3 qlobit) - (sll tmp4 qhibit) - (and tmp1 tmp3) - (and tmp2 tmp4) + ;; FIXME: (sll tmp3 qlobit) + ;; FIXME: (sll tmp4 qhibit) + ;; FIXME: (and tmp1 tmp3) + ;; FIXME: (and tmp2 tmp4) (set BI tmp1(xor tmp1 tmp2)) (set HI reghi8 tmp1) (set HI reg8 tmp2)) @@ -2886,7 +2884,7 @@ (set HI tmp1 reg8) (set QI tmp2 mask8) (set QI tmp3 datahi8) - (inv QI tmp2) + ;; FIXME: (inv QI tmp2) (set HI tmp1 (and tmp1 tmp2)) (set HI tmp1 (or tmp1 tmp3)) (set HI reg8 tmp1) @@ -2904,9 +2902,9 @@ (set HI tmp1 reg8) (set QI tmp2 masklo8) (set HI tmp3 data8) - (sll tmp2 (const 8)) - (inv HI tmp2) - (sll tmp3 (const 8)) + ;; FIXME: (sll tmp2 (const 8)) + ;; FIXME: (inv HI tmp2) + ;; FIXME: (sll tmp3 (const 8)) (set HI tmp1 (and tmp1 tmp2)) (set HI tmp1 (or tmp1 tmp3)) (set HI reg8 tmp1)