From: Eric Botcazou Date: Wed, 23 Nov 2016 13:34:20 +0000 (+0000) Subject: sparc.md (*ashrsi3_extend): Rename to... X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=abe405742f6e61756e3e8b08a8bcbc28b482a5ef;p=gcc.git sparc.md (*ashrsi3_extend): Rename to... * config/sparc/sparc.md (*ashrsi3_extend): Rename to... (*ashrsi3_extend0): ...this. Accept constant integers. (*ashrsi3_extend2): Rename to... (*ashrsi3_extend1): ...this. (*ashrsi3_extend2): New pattern. (*lshrsi3_extend1): Accept constant integers. (*lshrsi3_extend2): Fix condition on operand 2. From-SVN: r242753 --- diff --git a/gcc/ChangeLog b/gcc/ChangeLog index 5891aa3fc43..09724e306ef 100644 --- a/gcc/ChangeLog +++ b/gcc/ChangeLog @@ -1,3 +1,13 @@ +2016-11-23 Eric Botcazou + + * config/sparc/sparc.md (*ashrsi3_extend): Rename to... + (*ashrsi3_extend0): ...this. Accept constant integers. + (*ashrsi3_extend2): Rename to... + (*ashrsi3_extend1): ...this. + (*ashrsi3_extend2): New pattern. + (*lshrsi3_extend1): Accept constant integers. + (*lshrsi3_extend2): Fix condition on operand 2. + 2016-11-23 Martin Liska * config/i386/i386.c: Initialize function pointer to NULL. diff --git a/gcc/config/sparc/sparc.md b/gcc/config/sparc/sparc.md index b5793d3c053..f33c39182f8 100644 --- a/gcc/config/sparc/sparc.md +++ b/gcc/config/sparc/sparc.md @@ -6508,17 +6508,22 @@ } [(set_attr "type" "shift")]) -(define_insn "*ashrsi3_extend" +(define_insn "*ashrsi3_extend0" [(set (match_operand:DI 0 "register_operand" "=r") (sign_extend:DI (ashiftrt:SI (match_operand:SI 1 "register_operand" "r") - (match_operand:SI 2 "arith_operand" "r"))))] + (match_operand:SI 2 "arith_operand" "rI"))))] "TARGET_ARCH64" - "sra\t%1, %2, %0" +{ + if (GET_CODE (operands[2]) == CONST_INT) + operands[2] = GEN_INT (INTVAL (operands[2]) & 0x1f); + return "sra\t%1, %2, %0"; +} [(set_attr "type" "shift")]) -;; This handles the case as above, but with constant shift instead of -;; register. Combiner "simplifies" it for us a little bit though. -(define_insn "*ashrsi3_extend2" +;; This handles the case where +;; (sign_extend:DI (ashiftrt:SI (match_operand:SI) (match_operand:SI))) +;; but combiner "simplifies" it for us. +(define_insn "*ashrsi3_extend1" [(set (match_operand:DI 0 "register_operand" "=r") (ashiftrt:DI (ashift:DI (subreg:DI (match_operand:SI 1 "register_operand" "r") 0) (const_int 32)) @@ -6530,6 +6535,21 @@ } [(set_attr "type" "shift")]) +;; This handles the case where +;; (ashiftrt:DI (sign_extend:DI (match_operand:SI)) (const_int)) +;; but combiner "simplifies" it for us. +(define_insn "*ashrsi3_extend2" + [(set (match_operand:DI 0 "register_operand" "=r") + (sign_extract:DI (subreg:DI (match_operand:SI 1 "register_operand" "r") 0) + (match_operand 2 "small_int_operand" "I") + (const_int 32)))] + "TARGET_ARCH64 && INTVAL (operands[2]) > 0 && INTVAL (operands[2]) <= 32" +{ + operands[2] = GEN_INT (32 - INTVAL (operands[2])); + return "sra\t%1, %2, %0"; +} + [(set_attr "type" "shift")]) + (define_expand "ashrdi3" [(set (match_operand:DI 0 "register_operand" "=r") (ashiftrt:DI (match_operand:DI 1 "register_operand" "r") @@ -6595,26 +6615,30 @@ [(set_attr "type" "shift")]) ;; This handles the case where -;; (zero_extend:DI (lshiftrt:SI (match_operand:SI) (match_operand:SI))), +;; (zero_extend:DI (lshiftrt:SI (match_operand:SI) (match_operand:SI))) ;; but combiner "simplifies" it for us. (define_insn "*lshrsi3_extend1" [(set (match_operand:DI 0 "register_operand" "=r") (and:DI (subreg:DI (lshiftrt:SI (match_operand:SI 1 "register_operand" "r") - (match_operand:SI 2 "arith_operand" "r")) 0) + (match_operand:SI 2 "arith_operand" "rI")) 0) (match_operand 3 "const_int_operand" "")))] "TARGET_ARCH64 && (unsigned HOST_WIDE_INT) INTVAL (operands[3]) == 0xffffffff" - "srl\t%1, %2, %0" +{ + if (GET_CODE (operands[2]) == CONST_INT) + operands[2] = GEN_INT (INTVAL (operands[2]) & 0x1f); + return "srl\t%1, %2, %0"; +} [(set_attr "type" "shift")]) ;; This handles the case where -;; (lshiftrt:DI (zero_extend:DI (match_operand:SI)) (const_int >=0 < 32)) +;; (lshiftrt:DI (zero_extend:DI (match_operand:SI)) (const_int)) ;; but combiner "simplifies" it for us. (define_insn "*lshrsi3_extend2" [(set (match_operand:DI 0 "register_operand" "=r") (zero_extract:DI (subreg:DI (match_operand:SI 1 "register_operand" "r") 0) (match_operand 2 "small_int_operand" "I") (const_int 32)))] - "TARGET_ARCH64 && (unsigned HOST_WIDE_INT) INTVAL (operands[2]) < 32" + "TARGET_ARCH64 && INTVAL (operands[2]) > 0 && INTVAL (operands[2]) <= 32" { operands[2] = GEN_INT (32 - INTVAL (operands[2])); return "srl\t%1, %2, %0";