From: Sebastien Bourdeauducq Date: Thu, 28 Mar 2013 19:45:42 +0000 (+0100) Subject: m1crg: allow up to 150MHz pixel clock X-Git-Tag: 24jan2021_ls180~2994 X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=b603eaf7d4e924d15dcad8a9693cf4df2e88a8df;p=litex.git m1crg: allow up to 150MHz pixel clock --- diff --git a/verilog/m1crg/m1crg.v b/verilog/m1crg/m1crg.v index bf91d2be..8d9bf31e 100644 --- a/verilog/m1crg/m1crg.v +++ b/verilog/m1crg/m1crg.v @@ -267,7 +267,7 @@ assign eth_tx_clk = eth_tx_clk_pad; DCM_CLKGEN #( .CLKFXDV_DIVIDE(2), .CLKFX_DIVIDE(4), - .CLKFX_MD_MAX(2.0), + .CLKFX_MD_MAX(3.0), .CLKFX_MULTIPLY(2), .CLKIN_PERIOD(20.0), .SPREAD_SPECTRUM("NONE"),