From: james Date: Thu, 23 Nov 2023 11:37:33 +0000 (+0000) Subject: (no commit message) X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=bf0370fd116b1f7b80a1aa87d05dd8d3e3d84ba9;p=libreriscv.git --- diff --git a/nlnet_2023_svp64_riscv.mdwn b/nlnet_2023_svp64_riscv.mdwn index d3098b70e..bd5fd6bf5 100644 --- a/nlnet_2023_svp64_riscv.mdwn +++ b/nlnet_2023_svp64_riscv.mdwn @@ -28,9 +28,9 @@ if you need any HTML to make your point please include this as attachment. ## Abstract: Can you explain the whole project and its expected outcome(s). -This project, a collaboration between RED Semiconductor and LibreSOC, aims to build on the work already completed in bringing a new vectorised microprocessor architecture to proof of concept, and opening it up to the global RISC-V community so that they can access an open-source ISA that truly competes with the costly high-end incumbents like ARM, Intel and IBM. This is a vital step in bringing open-source High Performance Computing to all developers, no matter the size of their organisation, and will enable the next wave of open innovation. The outcome of the project will be the validation of LibreSoC's Simple-V/SVP64 architecture on RISC-V base architecture, demonstrated in a software simulator. +This project, a collaboration between RED Semiconductor and LibreSOC, will build on work already completed in bringing Simple-V/SVP64 ISA-agnostic vectorised microprocessor architecture to the RISC-V community, giving access to an open-source ISA who's performance competes with high-end incumbents like ARM, Intel and IBM. Bringing open-source High Performance Computing to all developers, will fuel the next wave of innovation. The outcome of the project will be the validation of Simple-V/SVP64 architecture on RISC-V base architecture, demonstrated in a software simulator. -The largest single open-source global community for microprocessor architecture is RISC-V, where developers can create unique instructions to solve their specific computational challenges, and develop their own SoC hardware implementations. IP cores are available commercially, or developers can start from scratch. RISC-V is ideal for simple microcontroller type of applications, and in a very few cases well-resourced organisations are developing hyperscaled RISC-V cores in SoCs, or combining RISC-V with other core functions like GPU, DSP in homogeneous computing SoCs. There is a massive gap that needs filling. Open-source RISC-V High Performance Computing needs to be made available to the world’s innovators seeking to solve the global challenges of freedom of information, yet maintaining personal privacy and security – challenges being exposed by global megatrends like AI, metaverse and social media, as well as social issues like healthcare and critical infrastructure. +RISC-V is the largest open-source global community for microprocessor architecture enabling developers to create custom instructions to solve computational challenges, and develop their own SoC hardware implementations. Simple-V/SVP64 extensions will deliver accelerated CPU performance for rapidly growing demands at the Edge for data processing, autonomy and cryptography, driven by global megatrends like AI, metaverse and social media, as well as social issues like healthcare and critical infrastructure. This project enables the developer community to access the benefits of Simple-V/SVP64 code efficiency on RISC-V. # Have you been involved with projects or organisations relevant to this project before? And if so, can you tell us a bit about your contributions?