From: Florent Kermarrec Date: Tue, 6 Feb 2018 18:17:54 +0000 (+0100) Subject: board/targets/nexys4ddr: use MT47H64M16 X-Git-Tag: 24jan2021_ls180~1744 X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=c14502807e4d4cf62fabf73f678d5ee328717909;p=litex.git board/targets/nexys4ddr: use MT47H64M16 --- diff --git a/litex/boards/targets/nexys4ddr.py b/litex/boards/targets/nexys4ddr.py index 391ac381..c0ece9e1 100755 --- a/litex/boards/targets/nexys4ddr.py +++ b/litex/boards/targets/nexys4ddr.py @@ -11,7 +11,7 @@ from litex.soc.integration.soc_core import mem_decoder from litex.soc.integration.soc_sdram import * from litex.soc.integration.builder import * -from litedram.modules import MT41K256M16 +from litedram.modules import MT47H64M16 from litedram.phy import a7ddrphy @@ -94,9 +94,7 @@ class BaseSoC(SoCSDRAM): # sdram self.submodules.ddrphy = a7ddrphy.A7DDRPHY(platform.request("ddram")) - self.add_constant("READ_LEVELING_BITSLIP", 3) - self.add_constant("READ_LEVELING_DELAY", 14) - sdram_module = MT41K256M16(self.clk_freq, "1:4") + sdram_module = MT47H64M16(self.clk_freq, "1:4") self.register_sdram(self.ddrphy, sdram_module.geom_settings, sdram_module.timing_settings)