From: Marcelina Koƛcielnicka Date: Sun, 19 Jul 2020 00:28:55 +0000 (+0200) Subject: memory_dff: Refactor to use FfInitVals. X-Git-Tag: working-ls180~350 X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=c9251eb26b131c0d6d21d152a9a40fc162703b64;p=yosys.git memory_dff: Refactor to use FfInitVals. --- diff --git a/passes/memory/memory_dff.cc b/passes/memory/memory_dff.cc index e10acce8c..68023fd11 100644 --- a/passes/memory/memory_dff.cc +++ b/passes/memory/memory_dff.cc @@ -20,6 +20,7 @@ #include #include "kernel/yosys.h" #include "kernel/sigtools.h" +#include "kernel/ffinit.h" USING_YOSYS_NAMESPACE PRIVATE_NAMESPACE_BEGIN @@ -34,19 +35,11 @@ struct MemoryDffWorker dict sigbit_users_count; dict mux_cells_a, mux_cells_b; pool forward_merged_dffs, candidate_dffs; - pool init_bits; + FfInitVals initvals; MemoryDffWorker(Module *module) : module(module), sigmap(module) { - for (auto wire : module->wires()) { - if (wire->attributes.count(ID::init) == 0) - continue; - SigSpec sig = sigmap(wire); - Const initval = wire->attributes.at(ID::init); - for (int i = 0; i < GetSize(sig) && i < GetSize(initval); i++) - if (initval[i] == State::S0 || initval[i] == State::S1) - init_bits.insert(sig[i]); - } + initvals.set(&sigmap, module); } bool find_sig_before_dff(RTLIL::SigSpec &sig, RTLIL::SigSpec &clk, bool &clk_polarity) @@ -58,7 +51,7 @@ struct MemoryDffWorker if (bit.wire == NULL) continue; - if (init_bits.count(sigmap(bit))) + if (initvals(bit) != State::Sx) return false; for (auto cell : dff_cells) @@ -178,7 +171,7 @@ struct MemoryDffWorker if (d.size() != 1) continue; - if (init_bits.count(d)) + if (initvals(d) != State::Sx) return false; bit = d;