From: Eddie Hung Date: Wed, 26 Jun 2019 23:07:07 +0000 (-0700) Subject: Add more tests X-Git-Tag: working-ls180~1208^2~62^2~2 X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=ca1fac7c4758b54feda24f28c9d46bb44fbd2cb8;p=yosys.git Add more tests --- diff --git a/tests/various/muxcover.ys b/tests/various/muxcover.ys index fb0556675..67e9625e6 100644 --- a/tests/various/muxcover.ys +++ b/tests/various/muxcover.ys @@ -356,3 +356,155 @@ design -import gate -as gate miter -equiv -flatten -make_assert -make_outputs gold gate miter sat -verify -prove-asserts -show-ports miter + +## mux_if_bal_5_1 :: https://github.com/YosysHQ/yosys/issues/1132 + +design -reset +read_verilog -formal <