From: Mark Janes Date: Fri, 22 Nov 2019 21:46:22 +0000 (-0800) Subject: iris: separating out common perf code X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=ca2dd99bf6ef0bb97ba50e817b3d32423484dc6c;p=mesa.git iris: separating out common perf code The configuration of the gen_perf vtable will be the same for INTEL_performance_query and AMD_performance_monitor. Initialize the table in a single routine that can be called from both implementations. Signed-off-by: Dongwon Kim Reviewed-by: Kenneth Graunke --- diff --git a/src/gallium/drivers/iris/Makefile.sources b/src/gallium/drivers/iris/Makefile.sources index bc8f592d333..c203df18c65 100644 --- a/src/gallium/drivers/iris/Makefile.sources +++ b/src/gallium/drivers/iris/Makefile.sources @@ -45,6 +45,7 @@ IRIS_C_SOURCES = \ iris_genx_macros.h \ iris_genx_protos.h \ iris_monitor.c \ + iris_perf.c \ iris_pipe.h \ iris_pipe_control.c \ iris_program.c \ diff --git a/src/gallium/drivers/iris/iris_monitor.c b/src/gallium/drivers/iris/iris_monitor.c index 780fce362de..f2c0774b1c3 100644 --- a/src/gallium/drivers/iris/iris_monitor.c +++ b/src/gallium/drivers/iris/iris_monitor.c @@ -26,9 +26,7 @@ #include "iris_screen.h" #include "iris_context.h" - -#include "perf/gen_perf.h" -#include "perf/gen_perf_regs.h" +#include "iris_perf.h" struct iris_monitor_object { int num_active_counters; @@ -95,78 +93,6 @@ iris_get_monitor_info(struct pipe_screen *pscreen, unsigned index, return 1; } -typedef void (*bo_unreference_t)(void *); -typedef void *(*bo_map_t)(void *, void *, unsigned flags); -typedef void (*bo_unmap_t)(void *); -typedef void (*emit_mi_report_t)(void *, void *, uint32_t, uint32_t); -typedef void (*emit_mi_flush_t)(void *); -typedef void (*capture_frequency_stat_register_t)(void *, void *, - uint32_t ); -typedef void (*store_register_mem64_t)(void *ctx, void *bo, - uint32_t reg, uint32_t offset); -typedef bool (*batch_references_t)(void *batch, void *bo); -typedef void (*bo_wait_rendering_t)(void *bo); -typedef int (*bo_busy_t)(void *bo); - -static void * -iris_oa_bo_alloc(void *bufmgr, const char *name, uint64_t size) -{ - return iris_bo_alloc(bufmgr, name, size, IRIS_MEMZONE_OTHER); -} - -static void -iris_monitor_emit_mi_flush(struct iris_context *ice) -{ - const int flags = PIPE_CONTROL_RENDER_TARGET_FLUSH | - PIPE_CONTROL_INSTRUCTION_INVALIDATE | - PIPE_CONTROL_CONST_CACHE_INVALIDATE | - PIPE_CONTROL_DATA_CACHE_FLUSH | - PIPE_CONTROL_DEPTH_CACHE_FLUSH | - PIPE_CONTROL_VF_CACHE_INVALIDATE | - PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE | - PIPE_CONTROL_CS_STALL; - iris_emit_pipe_control_flush(&ice->batches[IRIS_BATCH_RENDER], - "OA metrics", flags); -} - -static void -iris_monitor_emit_mi_report_perf_count(void *c, - void *bo, - uint32_t offset_in_bytes, - uint32_t report_id) -{ - struct iris_context *ice = c; - struct iris_batch *batch = &ice->batches[IRIS_BATCH_RENDER]; - ice->vtbl.emit_mi_report_perf_count(batch, bo, offset_in_bytes, report_id); -} - -static void -iris_monitor_batchbuffer_flush(void *c, const char *file, int line) -{ - struct iris_context *ice = c; - _iris_batch_flush(&ice->batches[IRIS_BATCH_RENDER], __FILE__, __LINE__); -} - -static void -iris_monitor_capture_frequency_stat_register(void *ctx, - void *bo, - uint32_t bo_offset) -{ - struct iris_context *ice = ctx; - struct iris_batch *batch = &ice->batches[IRIS_BATCH_RENDER]; - ice->vtbl.store_register_mem32(batch, GEN9_RPSTAT0, bo, bo_offset, false); -} - -static void -iris_monitor_store_register_mem64(void *ctx, void *bo, - uint32_t reg, uint32_t offset) -{ - struct iris_context *ice = ctx; - struct iris_batch *batch = &ice->batches[IRIS_BATCH_RENDER]; - ice->vtbl.store_register_mem64(batch, reg, bo, offset, false); -} - - static bool iris_monitor_init_metrics(struct iris_screen *screen) { @@ -181,23 +107,7 @@ iris_monitor_init_metrics(struct iris_screen *screen) monitor_cfg->perf_cfg = perf_cfg; - perf_cfg->vtbl.bo_alloc = iris_oa_bo_alloc; - perf_cfg->vtbl.bo_unreference = (bo_unreference_t)iris_bo_unreference; - perf_cfg->vtbl.bo_map = (bo_map_t)iris_bo_map; - perf_cfg->vtbl.bo_unmap = (bo_unmap_t)iris_bo_unmap; - perf_cfg->vtbl.emit_mi_flush = (emit_mi_flush_t)iris_monitor_emit_mi_flush; - - perf_cfg->vtbl.emit_mi_report_perf_count = - (emit_mi_report_t)iris_monitor_emit_mi_report_perf_count; - perf_cfg->vtbl.batchbuffer_flush = iris_monitor_batchbuffer_flush; - perf_cfg->vtbl.capture_frequency_stat_register = - (capture_frequency_stat_register_t) iris_monitor_capture_frequency_stat_register; - perf_cfg->vtbl.store_register_mem64 = - (store_register_mem64_t) iris_monitor_store_register_mem64; - perf_cfg->vtbl.batch_references = (batch_references_t)iris_batch_references; - perf_cfg->vtbl.bo_wait_rendering = - (bo_wait_rendering_t)iris_bo_wait_rendering; - perf_cfg->vtbl.bo_busy = (bo_busy_t)iris_bo_busy; + iris_perf_init_vtbl(perf_cfg); gen_perf_init_metrics(perf_cfg, &screen->devinfo, screen->fd); screen->monitor_cfg = monitor_cfg; diff --git a/src/gallium/drivers/iris/iris_perf.c b/src/gallium/drivers/iris/iris_perf.c new file mode 100644 index 00000000000..7c0378aacee --- /dev/null +++ b/src/gallium/drivers/iris/iris_perf.c @@ -0,0 +1,122 @@ +/* + * Copyright © 2019 Intel Corporation + * + * Permission is hereby granted, free of charge, to any person obtaining a + * copy of this software and associated documentation files (the "Software"), + * to deal in the Software without restriction, including without limitation + * the rights to use, copy, modify, merge, publish, distribute, sublicense, + * and/or sell copies of the Software, and to permit persons to whom the + * Software is furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included + * in all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS + * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING + * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER + * DEALINGS IN THE SOFTWARE. + */ + +#include "iris_perf.h" +#include "iris_context.h" +#include "perf/gen_perf_regs.h" + +static void * +iris_oa_bo_alloc(void *bufmgr, const char *name, uint64_t size) +{ + return iris_bo_alloc(bufmgr, name, size, IRIS_MEMZONE_OTHER); +} + +static void +iris_perf_emit_mi_flush(struct iris_context *ice) +{ + const int flags = PIPE_CONTROL_RENDER_TARGET_FLUSH | + PIPE_CONTROL_INSTRUCTION_INVALIDATE | + PIPE_CONTROL_CONST_CACHE_INVALIDATE | + PIPE_CONTROL_DATA_CACHE_FLUSH | + PIPE_CONTROL_DEPTH_CACHE_FLUSH | + PIPE_CONTROL_VF_CACHE_INVALIDATE | + PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE | + PIPE_CONTROL_CS_STALL; + iris_emit_pipe_control_flush(&ice->batches[IRIS_BATCH_RENDER], + "OA metrics", flags); +} + +static void +iris_perf_emit_mi_report_perf_count(void *c, + void *bo, + uint32_t offset_in_bytes, + uint32_t report_id) +{ + struct iris_context *ice = c; + struct iris_batch *batch = &ice->batches[IRIS_BATCH_RENDER]; + ice->vtbl.emit_mi_report_perf_count(batch, bo, offset_in_bytes, report_id); +} + +static void +iris_perf_batchbuffer_flush(void *c, const char *file, int line) +{ + struct iris_context *ice = c; + _iris_batch_flush(&ice->batches[IRIS_BATCH_RENDER], __FILE__, __LINE__); +} + +static void +iris_perf_capture_frequency_stat_register(void *ctx, + void *bo, + uint32_t bo_offset) +{ + struct iris_context *ice = ctx; + struct iris_batch *batch = &ice->batches[IRIS_BATCH_RENDER]; + struct gen_device_info *devinfo = &batch->screen->devinfo; + + if (devinfo->gen == 8 && !devinfo->is_cherryview) + ice->vtbl.store_register_mem32(batch, GEN7_RPSTAT1, bo, bo_offset, false); + else if (devinfo->gen >= 9) + ice->vtbl.store_register_mem32(batch, GEN9_RPSTAT0, bo, bo_offset, false); +} + +static void +iris_perf_store_register_mem64(void *ctx, void *bo, + uint32_t reg, uint32_t offset) +{ + struct iris_context *ice = ctx; + struct iris_batch *batch = &ice->batches[IRIS_BATCH_RENDER]; + ice->vtbl.store_register_mem64(batch, reg, bo, offset, false); +} + +typedef void (*bo_unreference_t)(void *); +typedef void *(*bo_map_t)(void *, void *, unsigned flags); +typedef void (*bo_unmap_t)(void *); +typedef void (*emit_mi_report_t)(void *, void *, uint32_t, uint32_t); +typedef void (*emit_mi_flush_t)(void *); +typedef void (*capture_frequency_stat_register_t)(void *, void *, uint32_t ); +typedef void (*store_register_mem64_t)(void *ctx, void *bo, + uint32_t reg, uint32_t offset); +typedef bool (*batch_references_t)(void *batch, void *bo); +typedef void (*bo_wait_rendering_t)(void *bo); +typedef int (*bo_busy_t)(void *bo); + +void +iris_perf_init_vtbl(struct gen_perf_config *perf_cfg) +{ + perf_cfg->vtbl.bo_alloc = iris_oa_bo_alloc; + perf_cfg->vtbl.bo_unreference = (bo_unreference_t)iris_bo_unreference; + perf_cfg->vtbl.bo_map = (bo_map_t)iris_bo_map; + perf_cfg->vtbl.bo_unmap = (bo_unmap_t)iris_bo_unmap; + perf_cfg->vtbl.emit_mi_flush = (emit_mi_flush_t)iris_perf_emit_mi_flush; + + perf_cfg->vtbl.emit_mi_report_perf_count = + (emit_mi_report_t)iris_perf_emit_mi_report_perf_count; + perf_cfg->vtbl.batchbuffer_flush = iris_perf_batchbuffer_flush; + perf_cfg->vtbl.capture_frequency_stat_register = + (capture_frequency_stat_register_t) iris_perf_capture_frequency_stat_register; + perf_cfg->vtbl.store_register_mem64 = + (store_register_mem64_t) iris_perf_store_register_mem64; + perf_cfg->vtbl.batch_references = (batch_references_t)iris_batch_references; + perf_cfg->vtbl.bo_wait_rendering = + (bo_wait_rendering_t)iris_bo_wait_rendering; + perf_cfg->vtbl.bo_busy = (bo_busy_t)iris_bo_busy; +} diff --git a/src/gallium/drivers/iris/iris_perf.h b/src/gallium/drivers/iris/iris_perf.h new file mode 100644 index 00000000000..a6c132dfe9c --- /dev/null +++ b/src/gallium/drivers/iris/iris_perf.h @@ -0,0 +1,30 @@ +/* + * Copyright © 2019 Intel Corporation + * + * Permission is hereby granted, free of charge, to any person obtaining a + * copy of this software and associated documentation files (the "Software"), + * to deal in the Software without restriction, including without limitation + * the rights to use, copy, modify, merge, publish, distribute, sublicense, + * and/or sell copies of the Software, and to permit persons to whom the + * Software is furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included + * in all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS + * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING + * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER + * DEALINGS IN THE SOFTWARE. + */ + +#ifndef IRIS_PERF_H +#define IRIS_PERF_H + +#include "perf/gen_perf.h" + +void iris_perf_init_vtbl(struct gen_perf_config *cfg); + +#endif /* IRIS_PERF_H */ diff --git a/src/gallium/drivers/iris/meson.build b/src/gallium/drivers/iris/meson.build index 4a1ac51e49e..f175b84fc1f 100644 --- a/src/gallium/drivers/iris/meson.build +++ b/src/gallium/drivers/iris/meson.build @@ -37,6 +37,8 @@ files_libiris = files( 'iris_formats.c', 'iris_genx_macros.h', 'iris_genx_protos.h', + 'iris_perf.h', + 'iris_perf.c', 'iris_monitor.c', 'iris_pipe.h', 'iris_pipe_control.c',