From: Matt Turner Date: Tue, 16 Jun 2020 23:54:07 +0000 (-0700) Subject: intel/tools: Require explicit regions/types for special regs X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=cc6fc963f02f727101f95d086065f332bd89e9e7;p=mesa.git intel/tools: Require explicit regions/types for special regs The docs say that these registers should only be read with a certain type, and I'm inclined to believe that the hardware behaves that way, but it makes the assembler a little more confusing and also confuses the user of the assembler that some operands don't take types or regions. Just always requiring regions and types seems like the sensible thing. Reviewed-by: Sagar Ghuge Part-of: --- diff --git a/src/intel/tools/i965_gram.y b/src/intel/tools/i965_gram.y index 55eaabc154d..e236113771c 100644 --- a/src/intel/tools/i965_gram.y +++ b/src/intel/tools/i965_gram.y @@ -470,7 +470,6 @@ i965_asm_set_dst_nr(struct brw_codegen *p, /* dst operand */ %type dst dstoperand dstoperandex dstoperandex_typed dstreg dsttype -%type dstoperandex_ud_typed %type dstregion %type saturate relativelocation rellocation @@ -479,7 +478,7 @@ i965_asm_set_dst_nr(struct brw_codegen *p, /* src operand */ %type directsrcoperand directsrcaccoperand indirectsrcoperand srcacc %type srcarcoperandex srcaccimm srcarcoperandex_typed srctype srcimm -%type srcarcoperandex_ud_typed srcimmtype indirectgenreg indirectregion +%type srcimmtype indirectgenreg indirectregion %type immreg src reg32 payload directgenreg_list addrparam region %type region_wh swizzle directgenreg directmsgreg indirectmsgreg @@ -1447,12 +1446,6 @@ dstoperandex: $$.writemask = $3.writemask; $$.subnr = $$.subnr * brw_reg_type_to_size($4.type); } - | dstoperandex_ud_typed - { - $$ = $1; - $$.hstride = 1; - $$.type = BRW_REGISTER_TYPE_UD; - } /* BSpec says "When the conditional modifier is present, updates * to the selected flag register also occur. In this case, the * register region fields of the ‘null’ operand are valid." @@ -1478,18 +1471,15 @@ dstoperandex: } ; -dstoperandex_ud_typed: - controlreg - | ipreg - | channelenablereg - | performancereg - ; - dstoperandex_typed: accreg - | flagreg | addrreg + | channelenablereg + | controlreg + | flagreg + | ipreg | maskreg + | performancereg | statereg ; @@ -1631,10 +1621,6 @@ srcarcoperandex: BRW_SWIZZLE_NOOP, WRITEMASK_XYZW); } - | srcarcoperandex_ud_typed - { - $$ = set_direct_src_operand(&$1, BRW_REGISTER_TYPE_UD); - } | nullreg region srctype { $$ = set_direct_src_operand(&$1, $3.type); @@ -1648,15 +1634,11 @@ srcarcoperandex: } ; -srcarcoperandex_ud_typed: - controlreg - | statereg - | ipreg - | channelenablereg - ; - srcarcoperandex_typed: - flagreg + channelenablereg + | controlreg + | flagreg + | ipreg | maskreg | statereg ;